RL78/G1P
CHAPTER 6 TIMER ARRAY UNIT
R01UH0895EJ0100 Rev.1.00
206
Nov 29, 2019
Figure 6-62. Example of Basic Timing of Operation as One-Shot Pulse Output Function
TEmn
TDRmn
TCRmn
TOmn
INTTMmn
a
b
0000H
TSmp
TEmp
TDRmp
TCRmp
TOmp
INTTMmp
0000H
b
Master
channel
Slave
channel
a+2
b
a+2
FFFFH
FFFFH
TImn
TSmn
Remarks 1.
m: Unit number (m = 0), n: Master channel number (n = 0, 2)
p: Slave channel number (n = 0: p = 1, 2, 3, n = 2: p = 3)
2.
TSmn, TSmp:
Bit n, p of timer channel start register m (TSm)
TEmn, TEmp:
Bit n, p of timer channel enable status register m (TEm)
TImn, TImp:
TImn and TImp pins input signal
TCRmn, TCRmp: Timer count registers mn, mp (TCRmn, TCRmp)
TDRmn, TDRmp: Timer data registers mn, mp (TDRmn, TDRmp)
TOmn, TOmp:
TOmn and TOmp pins output signal