RL78/G1P
CHAPTER 13 DMA CONTROLLER
R01UH0895EJ0100 Rev.1.00
555
Nov 29, 2019
Figure 13-4. Format of DMA Mode Control Register n (DMCn) (2/2)
Address: FFFBAH (DMC0), FFFBBH (DMC1) After reset: 00H R/W
Symbol
<7> <6> <5> <4> 3
2
1
0
DMCn STGn DRSn DSn DWAITn 0
IFCn2 IFCn1 IFCn0
IFCn2
IFCn1
IFCn0
Selection of DMA start source
Note
Trigger signal
Trigger contents
0 0 0
Disables DMA transfer by interrupt.
(Only software trigger is enabled.)
0
0
1
INTAD
A/D conversion end interrupt
0
1
0
INTTM00
End of timer channel 00 count or capture
end interrupt
0
1
1
INTTM01
End of timer channel 01 count or capture
end interrupt
1
0
0
INTTM02
End of timer channel 02 count or capture
end interrupt
1
0
1
INTTM03
End of timer channel 03 count or capture
end interrupt
1
1
0
INTSR0/INTCSI01
UART0 transmission transfer end or
buffer empty interrupt/CSI00 transfer end
or buffer empty interrupt
1
1
1
INTST0
UART0 reception transfer end interrupt
Other than above
Setting prohibited
Note
The software trigger (STGn) can be used regardless of the IFCn2 to IFCn0 bits values.
Remark
n: DMA channel number (n = 0, 1)