RL78/G1P
CHAPTER 11 SERIAL ARRAY UNIT
R01UH0895EJ0100 Rev.1.00
460
Nov 29, 2019
Table 11-5. Selection of Operation Clock for UART
SMRmn
Register
SPSm Register
Operation Clock (f
MCK
)
Note
CKSmn
PRS
m13
PRS
m12
PRS
m11
PRS
m10
PRS
m03
PRS
m02
PRS
m01
PRS
m00
f
CLK
= 32 MHz
0
X X X X 0 0 0 0 f
CLK
32
MHz
X X X X 0 0 0 1 f
CLK
/2 16
MHz
X X X X 0 0 1 0 f
CLK
/2
2
8
MHz
X X X X 0 0 1 1 f
CLK
/2
3
4
MHz
X X X X 0 1 0 0 f
CLK
/2
4
2
MHz
X X X X 0 1 0 1 f
CLK
/2
5
1
MHz
X X X X 0 1 1 0 f
CLK
/2
6
500
kHz
X X X X 0 1 1 1 f
CLK
/2
7
250
kHz
X X X X 1 0 0 0 f
CLK
/2
8
125
kHz
X X X X 1 0 0 1 f
CLK
/2
9
62.5
kHz
X X X X 1 0 1 0 f
CLK
/2
10
31.25
kHz
X X X X 1 0 1 1 f
CLK
/2
11
15.63
kHz
X X X X 1 1 0 0 f
CLK
/2
12
7.81
kHz
X X X X 1 1 0 1 f
CLK
/2
13
3.91
kHz
X X X X 1 1 1 0 f
CLK
/2
14
1.95
kHz
X X X X 1 1 1 1 f
CLK
/2
15
977
Hz
1
0 0 0 0 X X X X
f
CLK
32
MHz
0 0 0 1 X X X X
f
CLK
/2 16
MHz
0 0 1 0 X X X X
f
CLK
/2
2
8
MHz
0 0 1 1 X X X X
f
CLK
/2
3
4
MHz
0 1 0 0 X X X X
f
CLK
/2
4
2
MHz
0 1 0 1 X X X X
f
CLK
/2
5
1
MHz
0 1 1 0 X X X X
f
CLK
/2
6
500
kHz
0 1 1 1 X X X X
f
CLK
/2
7
250
kHz
1 0 0 0 X X X X
f
CLK
/2
8
125
kHz
1 0 0 1 X X X X
f
CLK
/2
9
62.5
kHz
1 0 1 0 X X X X
f
CLK
/2
10
31.25
kHz
1 0 1 1 X X X X
f
CLK
/2
11
15.63
kHz
1 1 0 0 X X X X
f
CLK
/2
12
7.81
kHz
1 1 0 1 X X X X
f
CLK
/2
13
3.91
kHz
1 1 1 0 X X X X
f
CLK
/2
14
1.95
kHz
1 1 1 1 X X X X
f
CLK
/2
15
977
Hz
Other than above
Setting prohibited
Note
When changing the clock selected for f
CLK
(by changing the system clock control register (CKC) value), do
so after having stopped (serial channel stop register m (STm) = 000FH) the operation of the serial array
unit (SAU).
Remarks 1.
X: Don’t care
2.
m: Unit number (m = 0), n: Channel number (n = 0, 1), mn = 00, 01