
RL78/G1P
CHAPTER 9 A/D CONVERTER
R01UH0895EJ0100 Rev.1.00
260
Nov 29, 2019
Figure 9-8. ADRCK Bit Interrupt Signal Generation Range
1111111111B
0000000000B
ADCR register value
(A/D conversion result)
INTAD is generated
when ADRCK = 1.
INTAD is generated
when ADRCK = 0.
INTAD is generated
when ADRCK = 1.
ADUL register setting
ADLL register setting
AREA 2
(ADCR < ADLL)
AREA 1
(ADLL
≤
ADCR
≤
ADUL)
AREA 3
(ADUL < ADCR)
Remark
If INTAD does not occur, the A/D conversion result is not stored in the ADCR or ADCRH register.