RL78/G1P
CHAPTER 15 INTERRUPT FUNCTIONS
R01UH0895EJ0100 Rev.1.00
575
Nov 29, 2019
Table 15-1. Interrupt Source List (1/2)
Interrupt
Type
Defau
lt Prior
ity
No
te
1
Interrupt Source
Internal/
External
Vector
Table
Address
B
a
s
ic
C
onf
igura
tion
Ty
pe
No
te
2
Name Trigger
Maskable
0
INTWDTI
Watchdog timer interval
Note 3
(75% of overflow time+1/2f
IL
)
Internal 00004H
(A)
1 INTLVI
Voltage
detection
Note 4
00006H
2
INTP0
Pin input edge detection
External
00008H
(B)
3 INTP1
0000AH
4 INTP2
0000CH
5 INTP3
0000EH
6 INTP4
00010H
7 INTP5
00012H
8
INTAD
End of A/D conversion
Internal
00014H
(A)
9
INTIICA0
End of IICA0 communication
00016H
10 INTFL
Reserved
00018H
11
INTDMA0
End of DMA0 transfer
0001AH
12
INTDMA1
End of DMA1 transfer
0001CH
13 INTST0/
INTCSI00
UART0 transmission transfer end or buffer empty
interrupt/CSI00 transfer end or buffer empty interrupt
0001EH
14
INTSR0
UART0 reception transfer end
00020H
15
INTSRE0
UART0 reception communication error occurrence
00022H
INTTM01H
End of timer channel 01 count or capture (at higher 8-bit timer
operation)
16 INTTM03H End of timer channel 03 count or capture (at higher 8-bit timer
operation)
00028H
17
INTIICA1
End of IICA1 communication
0002AH
18
INTTM00
End of timer channel 00 count or capture
0002CH
19 INTTM01 End of timer channel 01 count or capture (at 16-bit/lower 8-bit
timer operation)
0002EH
20
INTTM02
End of timer channel 02 count or capture
00030H
21
INTTM03
End of timer channel 03 count or capture (at 16-bit/lower 8-bit
timer operation)
00032H
Notes 1.
The default priority determines the sequence of interrupts if two or more maskable interrupts occur
simultaneously. Zero indicates the highest priority and 21 indicates the lowest priority.
2.
Basic configuration types (A) to (C) correspond to (A) to (C) in Figure 15-1.
3.
When bit 7 (WDTINT) of the option byte (000C0H) is set to 1.
4.
When bit 7 (LVIMD) of the voltage detection level register (LVIS) is cleared to 0.