RL78/G1P
CHAPTER 3 CPU ARCHITECTURE
R01UH0895EJ0100 Rev.1.00
47
Nov 29, 2019
Table 3-6. Extended Special Function Register (2nd SFR) List (4/4)
Address
Extended Special Function Register
(2nd SFR) Name
Symbol
R/W Manipulable Bit Range
After Reset
1-bit 8-bit 16-bit
F0300H
Event output destination select register 00
ELSELR00
R/W
00H
F0301H
Event output destination select register 01
ELSELR01
R/W
00H
F0302H
Event output destination select register 02
ELSELR02
R/W
00H
F0303H
Event output destination select register 03
ELSELR03
R/W
00H
F0304H
Event output destination select register 04
ELSELR04
R/W
00H
F0305H
Event output destination select register 05
ELSELR05
R/W
00H
F0306H
Event output destination select register 06
ELSELR06
R/W
00H
F0307H
Event output destination select register 07
ELSELR07
R/W
00H
F0308H
Event output destination select register 08
ELSELR08
R/W
00H
F0309H
Event output destination select register 09
ELSELR09
R/W
00H
Remark
For SFRs in the SFR area, see
Table 3-5 Special Function Register (SFR) List
.