RL78/G1P
CHAPTER 17 RESET FUNCTION
R01UH0895EJ0100 Rev.1.00
614
Nov 29, 2019
Table 17-2. Hardware Statuses After Reset Acknowledgment (2/3)
Hardware
Status After Reset
Acknowledgment
Note 1
Clock output/buzzer
output controller
Clock output select registers 0, 1 (CKS0, CKS1)
00H
Watchdog timer
Enable register (WDTE)
1AH/9AH
Note 2
A/D converter
12-bit A/D conversion result register (ADCR)
0000H
8-bit A/D conversion result register (ADCRH)
00H
Mode registers 0 to 2 (ADM0 to ADM2)
00H
Conversion result comparison upper limit setting register (ADUL)
FFH
Conversion result comparison lower limit setting register (ADLL)
00H
A/D test register (ADTES)
00H
Analog input channel specification register (ADS)
00H
A/D port configuration register (ADPC)
00H
D/A converter
D/A conversion value setting registers 0, 1 (DACS0, DACS1)
00H
D/A converter mode register (DAM)
00H
Serial array unit (SAU)
Serial data registers 00, 01 (SDR00, SDR01)
0000H
Serial status registers 00, 01 (SSR00, SSR01)
0000H
Serial flag clear trigger registers 00, 01 (SIR00, SIR01)
0000H
Serial mode registers 00, 01 (SMR00, SMR01)
0020H
Serial communication operation setting registers 00, 01 (SCR00, SCR01)
0087H
Serial channel enable status register 0 (SE0)
0000H
Serial channel start register 0 (SS0)
0000H
Serial channel stop register 0 (ST0)
0000H
Serial clock select register 0 (SPS0)
0000H
Serial output register 0 (SO0)
0303H
Serial output enable register 0 (SOE0)
0000H
Serial output level register 0 (SOL0)
0000H
Serial standby control register 0 (SSC0)
0000H
Input switch control register (ISC)
00H
Serial interface IICA
IICA shift register 0, 1 (IICA0, IICA1)
00H
IICA status register 0, 1 (IICS0, IICS1)
00H
IICA flag register 0, 1 (IICF0, IICF1)
00H
IICA control register 00, 10 (IICCTL00, IICCTL10)
00H
IICA control register 01, 11 (IICCTL01, IICCTL11)
00H
IICA low-level width setting register 0, 1 (IICWL0, IICWL1)
FFH
IICA high-level width setting register 0, 1 (IICWH0, IICWH1)
FFH
Slave address register 0, 1 (SVA0, SVA1)
00H
Notes 1.
During reset signal generation or oscillation stabilization time wait, only the PC contents among the hardware
statuses become undefined. All other hardware statuses remain unchanged after reset.
2.
The reset value of WDTE is determined by the option byte setting.