
RL78/G1P
CHAPTER 6 TIMER ARRAY UNIT
R01UH0895EJ0100 Rev.1.00
133
Nov 29, 2019
Figure 6-2. Internal Block Diagram of Channel 0 of Timer Array Unit 0
Mode
selection
Timer
controller
Edge
detection
Output controller
PMxx
Timer mode register 00 (TMR00)
OVF00
Channel 0
CK00
CK01
Timer counter register 00 (TCR00)
Timer data register 00 (TDR00)
CKS000 CCS00
0
CIS001 CIS000 MD003 MD002 MD001 MD000
INTTM00 (Timer interrupt)
TO00
TI00
Interrupt controller
Output latch
(Pxx)
Timer status
register 00 (TSR00)
Overflow
f
MCK
f
TCLK
Oper
at
in
g
cl
oc
k se
le
ct
ion
Co
un
t c
lo
ck
se
le
ct
ion
Tri
g
ge
r
se
le
ct
ion
CKS001
Interrupt signal to slave channel
Noise
filter
TNFEN00
Noise filter
enable register 1
(NFEN1)
STS
002
STS
001
STS
000
Figure 6-3. Internal Block Diagram of Channel 1 of Timer Array Unit 0
Mode
selection
Timer
controller
INTTM01H (Timer interrupt)
Interrupt controller
Output controller
OVF01
Interrupt controller
CK00
CK01
CK02
CK03
Edge
detection
TI01
f
MCK
Op
erat
in
g
cl
o
ck selection
C
oun
t cl
ock
select
io
n
Tr
ig
g
e
r
se
le
ction
Interrupt signal from master channel
Timer mode register 01 (TMR01)
CKS010CCS01
CIS011 CIS010 MD013 MD012 MD011 MD010
Mode
selection
8-bit timer
controller
TO01
INTTM01 (Timer interrupt)
PMxx
Output latch
(Pxx)
Timer status
register 01 (TSR01)
Overflow
f
TCLK
Channel 1
CKS011
Se
le
ct
o
r
f
IL
TIS02 TIS01 TIS00
Timer counter register 01 (TCR01)
Timer data register 01 (TDR01)
Noise
filter
TNFEN01
Noise filter
enable register 1
(NFEN1)
Timer input select register 0
(TIS0)
STS
012
STS
011
STS
010
SPLIT
01