RL78/G1P
CHAPTER 6 TIMER ARRAY UNIT
R01UH0895EJ0100 Rev.1.00
221
Nov 29, 2019
Remarks 1.
m: Unit number (m = 0), n: Master channel number (n = 0, 2)
p: Slave channel number 1, q: Slave channel number 2
n < p < q
3 (Where p and q are integers greater than n)
2.
TSmn, TSmp, TSmq:
Bit n, p, q of timer channel start register m (TSm)
TEmn, TEmp, TEmq:
Bit n, p, q of timer channel enable status register m (TEm)
TCRmn, TCRmp, TCRmq: Timer count registers mn, mp, mq (TCRmn, TCRmp, TCRmq)
TDRmn, TDRmp, TDRmq: Timer data registers mn, mp, mq (TDRmn, TDRmp, TDRmq)
TOmn, TOmp, TOmq:
TOmn, TOmp, and TOmq pins output signal