
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
478 of 487
NXP Semiconductors
UM10800
Chapter 35: Supplementary information
BOD control register . . . . . . . . . . . . . . . . . . . . 47
System tick counter calibration register . . . . . 47
IRQ latency register . . . . . . . . . . . . . . . . . . . . 48
NMI source selection register . . . . . . . . . . . . . 48
Pin interrupt select registers . . . . . . . . . . . . . 49
Start logic 0 pin wake-up enable register . . . . 49
Start logic 1 interrupt wake-up enable register 50
Deep-sleep mode configuration register . . . . 51
Wake-up configuration register . . . . . . . . . . . 52
Power configuration register . . . . . . . . . . . . . 53
Device ID register . . . . . . . . . . . . . . . . . . . . . . 54
Functional description . . . . . . . . . . . . . . . . . . 55
Reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55
Start-up behavior . . . . . . . . . . . . . . . . . . . . . . 55
Brown-out detection . . . . . . . . . . . . . . . . . . . . 56
System PLL functional description. . . . . . . . . 56
Lock detector . . . . . . . . . . . . . . . . . . . . . . . . . 57
Power-down control . . . . . . . . . . . . . . . . . . . . 57
Divider ratio programming . . . . . . . . . . . . . . . 58
Frequency selection. . . . . . . . . . . . . . . . . . . . 58
5.7.4.4.1 Normal mode . . . . . . . . . . . . . . . . . . . . . . . . . 58
5.7.4.4.2 PLL Power-down mode . . . . . . . . . . . . . . . . . 60
Chapter 6: LPC82x Reduced power modes and power management
How to read this chapter . . . . . . . . . . . . . . . . . 61
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61
Basic configuration . . . . . . . . . . . . . . . . . . . . . 61
System control register . . . . . . . . . . . . . . . . . 61
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 62
General description . . . . . . . . . . . . . . . . . . . . . 63
Wake-up process . . . . . . . . . . . . . . . . . . . . . . 64
Register description . . . . . . . . . . . . . . . . . . . . 65
Power control register. . . . . . . . . . . . . . . . . . . 66
General purpose registers 0 to 3 . . . . . . . . . . 66
Deep power-down control register . . . . . . . . . 67
Functional description . . . . . . . . . . . . . . . . . . 68
Power management . . . . . . . . . . . . . . . . . . . . 68
Active mode . . . . . . . . . . . . . . . . . . . . . . . . . . 69
Power configuration in Active mode . . . . . . . . 69
Sleep mode . . . . . . . . . . . . . . . . . . . . . . . . . . 69
Power configuration in Sleep mode . . . . . . . . 70
Programming Sleep mode . . . . . . . . . . . . . . . 70
Wake-up from Sleep mode . . . . . . . . . . . . . . 70
Deep-sleep mode. . . . . . . . . . . . . . . . . . . . . . 70
Power configuration in Deep-sleep mode . . . 70
Programming Deep-sleep mode . . . . . . . . . . 71
Wake-up from Deep-sleep mode . . . . . . . . . . 71
Power-down mode . . . . . . . . . . . . . . . . . . . . . 71
Power configuration in Power-down mode . . 72
Programming Power-down mode . . . . . . . . . 72
Wake-up from Power-down mode . . . . . . . . . 72
Deep power-down mode . . . . . . . . . . . . . . . . 73
Chapter 7: LPC82x Switch matrix (SWM)
How to read this chapter . . . . . . . . . . . . . . . . . 75
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 75
Basic configuration . . . . . . . . . . . . . . . . . . . . . 75
Connect an internal signal to a package pin. . 76
Enable an analog input or other special function .
76
Changing the pin function assignment . . . . . . 77
General description . . . . . . . . . . . . . . . . . . . . . 77
Movable functions. . . . . . . . . . . . . . . . . . . . . . 79
Switch matrix register interface. . . . . . . . . . . . 80
Register description . . . . . . . . . . . . . . . . . . . . 81
Pin assign register 0 . . . . . . . . . . . . . . . . . . . . 82
Pin assign register 1 . . . . . . . . . . . . . . . . . . . 82
Pin assign register 2 . . . . . . . . . . . . . . . . . . . 83
Pin assign register 3 . . . . . . . . . . . . . . . . . . . 83
Pin assign register 4 . . . . . . . . . . . . . . . . . . . 83
Pin assign register 5 . . . . . . . . . . . . . . . . . . . 84
Pin assign register 6 . . . . . . . . . . . . . . . . . . . 84
Pin assign register 7 . . . . . . . . . . . . . . . . . . . 85
Pin assign register 8 . . . . . . . . . . . . . . . . . . . 85
Pin assign register 9 . . . . . . . . . . . . . . . . . . . 85
Pin assign register 10 . . . . . . . . . . . . . . . . . . 86
Pin assign register 11. . . . . . . . . . . . . . . . . . . 86
PINENABLE 0 . . . . . . . . . . . . . . . . . . . . . . . . 87
Chapter 8: LPC82x I/O configuration (IOCON)
How to read this chapter . . . . . . . . . . . . . . . . . 89
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89
Basic configuration. . . . . . . . . . . . . . . . . . . . . 89
General description . . . . . . . . . . . . . . . . . . . . 90