
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
471 of 487
NXP Semiconductors
UM10800
Chapter 35: Supplementary information
Table 162. Error Interrupt register 0 (ERRINT0, address
0x5000 8040) bit description . . . . . . . . . . . . .175
Table 163. Interrupt Enable read and Set register 0
Table 164. Interrupt Enable Clear register 0 (INTENCLR0,
address 0x5000 8050) bit description. . . . . . .175
Table 165. Interrupt A register 0 (INTA0, address 0x5000
8058) bit description . . . . . . . . . . . . . . . . . . . .176
Table 166. Interrupt B register 0 (INTB0, address 0x5000
8060) bit description . . . . . . . . . . . . . . . . . . . .176
Table 167. Set Valid 0 register (SETVALID0, address 0x5000
8068) bit description . . . . . . . . . . . . . . . . . . . .177
Table 168. Set Trigger 0 register (SETTRIG0, address
0x5000 8070) bit description . . . . . . . . . . . . .177
Table 169. Abort 0 register (ABORT0, address 0x5000 8078)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .177
Table 170. Configuration registers for channel 0 to 17
(CFG[0:17], addresses 0x5000 8400 (CFG0) to
address 0x5000 8510 (CFG17)) bit description . .
178
Table 173. Transfer Configuration registers for channel 0 to
Table 174. USART pin description. . . . . . . . . . . . . . . . . .187
Table 175. Register overview: USART (base address
0x4006 4000 (USART0), 0x4006 8000 (USART1),
0x4006 C000 (USART2)) . . . . . . . . . . . . . . . .190
Table 176. USART Configuration register (CFG, address
0x4006 4000 (USART0), 0x4006 8000 (USART1),
0x4006 C000 (USART2)) bit description . . .191
Table 177. USART Control register (CTL, address 0x4006
4004 (USART0), 0x4006 8004 (USART1), 0x4006
C004 (USART2)) bit description . . . . . . . . . . .194
Table 178. USART Status register (STAT, address 0x4006
4008 (USART0), 0x4006 8008 (USART1),
0x4006 C008 (USART2)) bit description . . . .195
Table 179. USART Interrupt Enable read and set register
Table 180. USART Interrupt Enable clear register
Table 181. USART Receiver Data register (RXDAT, address
0x4006 4014 (USART0), 0x4006 8014 (USART1),
0x4006 C014 (USART2)) bit description . . . .199
Table 182. USART Receiver Data with Status register
Table 183. USART Transmitter Data Register (TXDAT,
Table 184. USART Baud Rate Generator register (BRG,
Table 185. USART Interrupt Status register (INTSTAT,
Table 186. USART Oversample selection register (OSR,
Table 187. USART Address register (ADDR, address
Table 188. SPI Pin Description . . . . . . . . . . . . . . . . . . . . 209
Table 189. Register overview: SPI (base address 0x4005
8000 (SPI0) and 0x4005 C000 (SPI1)) . . . . . 210
Table 190. SPI Configuration register (CFG, addresses
Table 191. SPI Delay register (DLY, addresses 0x4005 8004
(SPI0), 0x4005 C004 (SPI1)) bit description . 213
Table 192. SPI Status register (STAT, addresses 0x4005
8008 (SPI0), 0x4005 C008 (SPI1)) bit description
214
Table 193. SPI Interrupt Enable read and Set register
(INTENSET, addresses 0x4005 800C (SPI0),
0x4005 C00C (SPI1)) bit description . . . . . . . 215
Table 194. SPI Interrupt Enable clear register (INTENCLR,
Table 195. SPI Receiver Data register (RXDAT, addresses
Table 196. SPI Transmitter Data and Control register
(TXDATCTL, addresses 0x4005 8018 (SPI0),
0x4005 C018 (SPI1)) bit description . . . . . . . 218
Table 197. SPI Transmitter Data Register (TXDAT,
Table 198. SPI Transmitter Control register (TXCTL,
Table 199. SPI Divider register (DIV, addresses 0x4005 8024
(SPI0), 0x4005 C024 (SPI1)) bit description . 221
Table 200. SPI Interrupt Status register (INTSTAT, addresses
Table 201. SPI mode summary. . . . . . . . . . . . . . . . . . . . 222
Table 202. I2C-bus pin description . . . . . . . . . . . . . . . . . 234
Table 203. Register overview: I2C (base address 0x4005