
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
473 of 487
NXP Semiconductors
UM10800
Chapter 35: Supplementary information
description (REGMODEn bit = 1) . . . . . . . . . .282
Table 246. SCT event state mask registers 0 to 7
Table 247. SCT event control register 0 to 7 (EV[0:7]_CTRL,
address 0x5000 4304 (EV0_CTRL) to 0x5000
433C (EV7_CTRL)) bit description . . . . . . . . .283
Table 248. SCT output set register (OUT[0:5]_SET, address
0x5000 4500 (OUT0_SET) to 0x5000 4528
(OUT5_SET) bit description . . . . . . . . . . . . . .285
Table 249. SCT output clear register (OUT[0:5]_CLR,
address 0x5000 4504 (OUT0_CLR) to 0x5000
452C (OUT5_CLR)) bit description. . . . . . . . .285
Table 250. Event conditions . . . . . . . . . . . . . . . . . . . . . .289
Table 251. SCT configuration example . . . . . . . . . . . . . .294
Table 252. Register overview: Watchdog timer (base
address 0x4000 0000) . . . . . . . . . . . . . . . . . .301
Table 253. Watchdog mode register (MOD, 0x4000 0000) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . .301
0004) bit description . . . . . . . . . . . . . . . . . . . .303
Table 256. Watchdog Feed register (FEED, 0x4000 0008) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . .304
Table 257. Watchdog Timer Value register (TV, 0x4000
000C) bit description. . . . . . . . . . . . . . . . . . . .304
Table 258. Watchdog Timer Warning Interrupt register
(WARNINT, 0x4000 0014) bit description . . . .304
Table 259. Watchdog Timer Window register (WINDOW,
0x4000 0018) bit description . . . . . . . . . . . . .305
Table 260. Register overview: WKT (base address 0x4000
8000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .308
Table 261. Control register (CTRL, address 0x4000 8000) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . .308
Table 262. Counter register (COUNT, address 0x4000 800C)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .309
Table 263. Register overview: MRT (base address 0x4000
4000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .313
Table 264. Time interval register (INTVAL[0:3], address
0x4000 4000 (INTVAL0) to 0x4000 4030
(INTVAL3)) bit description. . . . . . . . . . . . . . . .314
Table 265. Timer register (TIMER[0:3], address 0x4000 4004
Table 266. Control register (CTRL[0:3], address 0x4000
Table 267. Status register (STAT[0:3], address 0x4000 400C
(STAT0) to 0x4000 403C (STAT3)) bit description
315
Table 268. Idle channel register (IDLE_CH, address 0x4000
40F4) bit description . . . . . . . . . . . . . . . . . . . .316
Table 269. Global interrupt flag register (IRQ_FLAG, address
0x4000 40F8) bit description . . . . . . . . . . . . .316
Table 270. Register overview: SysTick timer (base address
0xE000 E000) . . . . . . . . . . . . . . . . . . . . . . . . .318
Table 271. SysTick Timer Control and status register
(SYST_CSR, 0xE000 E010) bit description. . 319
Table 272. System Timer Reload value register
(SYST_RVR, 0xE000 E014) bit description . . 319
Table 273. System Timer Current value register
(SYST_CVR, 0xE000 E018) bit description. . 319
Table 274. System Timer Calibration value register
(SYST_CALIB, 0xE000 E01C) bit description 320
Table 275. Pinout summary . . . . . . . . . . . . . . . . . . . . . . 321
Table 276. ADC hardware trigger inputs . . . . . . . . . . . . . 324
Table 277. ADC supply and reference voltage pins . . . . 325
Table 278. ADC pin description . . . . . . . . . . . . . . . . . . . 325
Table 279. Register overview : ADC (base address 0x4001
C000 ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 327
Table 280. A/D Control Register (CTRL, addresses 0x4001
C000) bit description . . . . . . . . . . . . . . . . . . . 328
Table 281. A/D Conversion Sequence A Control Register
Table 282. A/D Conversion Sequence A Control Register
Table 283. A/D Sequence A Global Data Register
Table 284. A/D Sequence B Global Data Register
Table 285. A/D Data Registers (DAT[0:11], address 0x4001
Table 286. A/D Compare Low Threshold register 0
Table 287. A/D Compare Low Threshold register 1
Table 288. Compare High Threshold register0 (THR0_HIGH,
address 0x4001 C058) bit description . . . . . . 341
Table 289. Compare High Threshold register 1
Table 290. A/D Channel Threshold Select register
Table 291. A/D Interrupt Enable register (INTEN, address
0x4001 C064 ) bit description . . . . . . . . . . . . 344
Table 292. A/D Flags register (FLAGS, address 0x4001
C068) bit description . . . . . . . . . . . . . . . . . . . 346
Table 293. A/D Flags register (TRM, addresses 0x4001
C06C) bit description . . . . . . . . . . . . . . . . . . . 348
Table 294. Analog comparator pin description . . . . . . . . 354
Table 295. Register overview: Analog comparator (base
address 0x4002 4000) . . . . . . . . . . . . . . . . . . 356
Table 296. Comparator control register (CTRL, address
0x4002 4000) bit description . . . . . . . . . . . . . 356
Table 297. Voltage ladder register (LAD, address 0x4002
4004) bit description. . . . . . . . . . . . . . . . . . . . 358