
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
159 of 487
NXP Semiconductors
UM10800
Chapter 11: LPC82x Input multiplexing and DMA trigger multiplexing
11.6.1 DMA input trigger input mux registers 0 to 17
With the DMA input trigger input mux registers you can select one trigger input for each of
the 18 DMA channels from multiple internal sources.
By default, none of the triggers are selected.
DMA_ITRIG_INMUX14 R/W
0x038
Input mux register for trigger inputs 0 to 23 connected to
DMA channel 0. Selects from ADC, SCT, ACMP, pin
interrupts, and DMA requests.
0x0F
DMA_ITRIG_INMUX15 R/W
0x03C
Input mux register for trigger inputs 0 to 23 connected to
DMA channel 0. Selects from ADC, SCT, ACMP, pin
interrupts, and DMA requests.
0x0F
DMA_ITRIG_INMUX16 R/W
0x040
Input mux register for trigger inputs 0 to 23 connected to
DMA channel 0. Selects from ADC, SCT, ACMP, pin
interrupts, and DMA requests.
0x0F
DMA_ITRIG_INMUX17 R/W
0x044
Input mux register for trigger inputs 0 to 23 connected to
DMA channel 0. Selects from ADC, SCT, ACMP, pin
interrupts, and DMA requests.
0x0F
Table 143. Register overview: Input multiplexing (base address 0x4002 8000)
…continued
Name
Access
Offset
Description
Reset
value
Reference
Table 144. Register overview: Input multiplexing (base address 0x4002 C000)
Name
Access
Offset
Description
Reset
value
Reference
DMA_INMUX_INMUX0 R/W
0x000
Input mux register for DMA trigger input 20. Selects from
18 DMA trigger outputs.
0x1F
DMA_INMUX_INMUX1 R/W
0x004
Input mux register for DMA trigger input 21. Selects from
18 DMA trigger outputs.
0x1F
SCT0_INMUX0
R/W
0x020
Input mux register for SCT input 0
0x0F
SCT0_INMUX1
R/W
0x024
Input mux register for SCT input 1
0x0F
SCT0_INMUX2
R/W
0x028
Input mux register for SCT input 2
0x0F
SCT0_INMUX3
R/W
0x02C
Input mux register for SCT input 3
0x0F
Table 145. DMA input trigger Input mux registers 0 to 17 (DMA_ITRIG_INMUX[0:17], address
0x4002 80E0 (DMA_ITRIG_INMUX0) to 0x4002 8124 (DMA_ITRIG_INMUX17)) bit
description
Bit
Symbol
Value
Description
Reset
value
3:0
INP
Trigger input number (decimal value) for DMA channel
n (n = 0 to 8). All other values are reserved.
0x0F
0x0
ADC_SEQA_IRQ
0x1
ADC_SEQB_IRQ
0x2
SCT_DMA0
0x3
SCT_DMA1
0x4
ACMP_O
0x5
PININT0
0x6
PININT1