
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
468 of 487
NXP Semiconductors
UM10800
Chapter 35: Supplementary information
35.4 Tables
Table 1. Ordering information . . . . . . . . . . . . . . . . . . . . .5
Table 2. Ordering options . . . . . . . . . . . . . . . . . . . . . . . . .5
Table 3. Pin location in ISP mode . . . . . . . . . . . . . . . . . .9
Table 4. API calls . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .12
Table 5. Connection of interrupt sources to the NVIC . .15
Table 6. Register overview: NVIC (base address 0xE000
E000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .18
Table 7. Interrupt Set Enable Register 0 register (ISER0,
address 0xE000 E100) bit description . . . . . .19
Table 8. Interrupt clear enable register 0 (ICER0, address
0xE000 E180) . . . . . . . . . . . . . . . . . . . . . . . . .20
Table 9. Interrupt set pending register 0 register (ISPR0,
address 0xE000 E200) bit description . . . . . . .21
Table 10. Interrupt clear pending register 0 register (ICPR0,
address 0xE000 E280) bit description . . . . . . .22
Table 11. Interrupt Active Bit Register 0 (IABR0, address
0xE000 E300) bit description . . . . . . . . . . . . .23
Table 12. Interrupt Priority Register 0 (IPR0, address
0xE000 E400) bit description . . . . . . . . . . . . . .24
Table 13. Interrupt Priority Register 1 (IPR1, address
0xE000 E404) bit description . . . . . . . . . . . . .24
Table 14. Interrupt Priority Register 2 (IPR2, address
0xE000 E408) bit description . . . . . . . . . . . . . .25
Table 15. Interrupt Priority Register 3 (IPR3, address
0xE000 E40C) bit description . . . . . . . . . . . . . .25
Table 16. Interrupt Priority Register 4 (IPR4, address
0xE000 E410) bit description . . . . . . . . . . . . . .25
Table 17. Interrupt Priority Register 5 (IPR5, address
0xE000 E414) bit description . . . . . . . . . . . . . .26
Table 18. Interrupt Priority Register 6 (IPR6, address
0xE000 E418) bit description . . . . . . . . . . . . . .26
Table 19. Interrupt Priority Register 7 (IPR7, address
0xE000 E41C) bit description . . . . . . . . . . . . . .26
Table 20. SYSCON pin description . . . . . . . . . . . . . . . . .29
Table 21. Register overview: System configuration (base
address 0x4004 8000) . . . . . . . . . . . . . . . . . .31
Table 22. System memory remap register
Table 23. Peripheral reset control register (PRESETCTRL,
address 0x4004 8004) bit description. . . . . . . .33
Table 24. System PLL control register (SYSPLLCTRL,
address 0x4004 8008) bit description . . . . . . .35
Table 25. System PLL status register (SYSPLLSTAT,
address 0x4004 800C) bit description . . . . . . .36
Table 26. System oscillator control register (SYSOSCCTRL,
address 0x4004 8020) bit description. . . . . . . .36
Table 27. Watchdog oscillator control register
Table 28. Internal resonant crystal control register
(IRCCTRL, address 0x4004 8028) bit description
38
Table 29. System reset status register (SYSRSTSTAT,
address 0x4004 8030) bit description. . . . . . . .39
Table 30. System PLL clock source select register
Table 31. System PLL clock source update enable register
Table 32. Main clock source select register (MAINCLKSEL,
address 0x4004 8070) bit description . . . . . . . 40
Table 33. Main clock source update enable register
Table 34. System clock divider register (SYSAHBCLKDIV,
address 0x4004 8078) bit description . . . . . . . 41
Table 35. System clock control register
Table 36. USART clock divider register (UARTCLKDIV,
address 0x4004 8094) bit description . . . . . . . 43
Table 37. CLKOUT clock source select register
Table 38. CLKOUT clock source update enable register
Table 39. CLKOUT clock divider registers (CLKOUTDIV,
address 0x4004 80E8) bit description . . . . . . . 44
Table 40. USART fractional generator divider value register
Table 41. USART fractional generator multiplier value
Table 42. External trace buffer command register
Table 43. POR captured PIO status register 0
Table 44. IOCON glitch filter clock divider registers 6 to 0
Table 45. BOD control register (BODCTRL, address 0x4004
8150) bit description. . . . . . . . . . . . . . . . . . . . . 47
Table 46. System tick timer calibration register
Table 47. IRQ latency register (IRQLATENCY, address
0x4004 8170) bit description . . . . . . . . . . . . . . 48
Table 48. NMI source selection register (NMISRC, address
0x4004 8174) bit description . . . . . . . . . . . . . . 48
Table 49. Pin interrupt select registers (PINTSEL[0:7],
address 0x4004 8178 (PINTSEL0) to 0x4004
8194 (PINTSEL7)) bit description . . . . . . . . . . 49