
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
23 of 487
NXP Semiconductors
UM10800
Chapter 4: LPC82x Nested Vectored Interrupt Controller (NVIC)
4.4.5 Interrupt Active Bit Register 0
The IABR0 register is a read-only register that allows reading the active state of the
peripheral interrupts. Use this register to determine which peripherals are asserting an
interrupt to the NVIC and may also be pending if there are enabled.
The bit description is as follows for all bits in this register:
Write —
n/a.
Read —
0 indicates that the interrupt is not active, 1 indicates that the interrupt is active.
24
ICP_PININT0
Interrupt pending clear.
0
25
ICP_PININT1
Interrupt pending clear.
0
26
ICP_PININT2
Interrupt pending clear.
0
27
ICP_PININT3
Interrupt pending clear.
0
28
ICP_PININT4
Interrupt pending clear.
0
29
ICP_PININT5
Interrupt pending clear.
0
30
ICP_PININT6
Interrupt pending clear.
0
31
ICP_PININT7
Interrupt pending clear.
0
Table 10.
Interrupt clear pending register 0 register (ICPR0, address 0xE000 E280) bit
description
…continued
Bit
Symbol
Function
Reset value
Table 11.
Interrupt Active Bit Register 0 (IABR0, address 0xE000 E300) bit description
Bit
Symbol
Function
Reset value
0
IAB_SPI0
Interrupt active.
0
1
IAB_SPI1
Interrupt active.
0
2
-
Reserved.
-
3
IAB_UART0
Interrupt active.
0
4
IAB_UART1
Interrupt active.
0
5
IAB_UART2
Interrupt active.
0
6
-
Reserved.
-
7
IAB_I2C1
Interrupt active.
0
8
IAB_I2C0
Interrupt active.
0
9
IAB_SCT
Interrupt active.
0
10
IAB_MRT
Interrupt active.
0
11
IAB_CMP
Interrupt active.
0
12
IAB_WDT
Interrupt active.
0
13
IAB_BOD
Interrupt active.
0
14
IAB_FLASH
Interrupt active.
0
15
IAB_WKT
Interrupt active.
0
16
ISP_ADC_SEQA
Interrupt active.
0
17
ISP_ADC_SEQB
Interrupt active.
0
18
ISP_ADC_THCMP
Interrupt active.
0
19
ISP_ADC_OVR
Interrupt active.
0
20
ISP_SDMA
Interrupt active.
0