
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
261 of 487
NXP Semiconductors
UM10800
Chapter 16: LPC82x SCTimer/PWM
event generation.
Remark:
In this chapter, the term bus error indicates an SCT response that makes the
processor take an exception.
16.6 Register description
The register addresses of the State Configurable Timer are shown in
of the SCT registers, the register function depends on the setting of certain other register
bits:
Fig 34. SCTimer/PWM block diagram
Fig 35. SCTimer/PWM counter and select logic
prescaler(s)
SCT clock
system clock
SCT clock
system clock
Unified
counter
L counter
H counter
inputs
clock logic
input edges
CLKMODE CKSEL
INSYNC
preClock
events
LIMIT_H
LIMIT_L
STOP_H, START_H, HALT_H
STOP_L, START_L, HALT_L
CTRL_H
CTRL_L
mux
mux
mux
select
select
prescaler
H
prescaler
L
counter
H
counter
L