
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
88 of 487
NXP Semiconductors
UM10800
Chapter 7: LPC82x Switch matrix (SWM)
13
ADC_0
ADC_0 function select.
1
0
ADC_0 enabled on pin PIO0_7.
1
ADC_0 disabled.
14
ADC_1
ADC_1 function select.
1
0
ADC_1 enabled on pin PIO0_6.
1
ADC_1 disabled.
15
ADC_2
ADC_2 function select.
1
0
ADC_2 enabled on pin PIO0_14.
1
ADC_2 disabled.
16
ADC_3
ADC_3 function select.
1
0
ADC_3 enabled on pin PIO0_23.
1
ADC_3 disabled.
17
ADC_4
ADC_4 function select.
1
0
ADC_4 enabled on pin PIO0_22.
1
ADC_4 disabled.
18
ADC_5
ADC_5 function select.
1
0
ADC_5 enabled on pin PIO0_21.
1
ADC_5 disabled.
19
ADC_6
ADC_6 function select.
1
0
ADC_6 enabled on pin PIO0_20.
1
ADC_6 disabled.
20
ADC_7
ADC_7 function select.
1
0
ADC_7 enabled on pin PIO0_19.
1
ADC_7 disabled.
21
ADC_8
ADC_8 function select.
1
0
ADC_8 enabled on pin PIO0_18.
1
ADC_8 disabled.
22
ADC_9
ADC_9 function select.
1
0
ADC_9 enabled on pin PIO0_17.
1
ADC_9 disabled.
23
ADC_10
ADC_10 function select.
1
0
ADC_10 enabled on pin PIO0_13.
1
ADC_10 disabled.
24
ADC_11
ADC_11 function select.
1
0
ADC_11 enabled on pin PIO0_4.
1
ADC_11 disabled.
31:25
-
Reserved.
1
Table 79.
Pin enable register 0 (PINENABLE0, address 0x4000 C1C0) bit description
Bit
Symbol
Value
Description
Reset
value