
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
470 of 487
NXP Semiconductors
UM10800
Chapter 35: Supplementary information
4070) bit description . . . . . . . . . . . . . . . . . . .121
Table 110. PIO0_19 register (PIO0_19, address 0x4004
4074) bit description . . . . . . . . . . . . . . . . . . .122
Table 111. PIO0_18 register (PIO0_18, address 0x4004
4078) bit description . . . . . . . . . . . . . . . . . . .123
Table 112. GPIO pins available . . . . . . . . . . . . . . . . . . . .124
Table 113. Register overview: GPIO port (base address
0xA000 0000) . . . . . . . . . . . . . . . . . . . . . . . . .125
Table 114. GPIO port byte pin registers (B[0:28], addresses
Table 115. GPIO port word pin registers (W[0:28], addresses
Table 116. GPIO direction port register (DIR0, address
0xA000 2000) bit description . . . . . . . . . . . . .126
Table 117. GPIO mask port register (MASK0, address
0xA000 2080) bit description . . . . . . . . . . . . .126
Table 118. GPIO port pin register (PIN0, address 0xA000
2100) bit description . . . . . . . . . . . . . . . . . . . .127
Table 119. GPIO masked port pin register (MPIN0, address
0xA000 2180) bit description . . . . . . . . . . . . .127
Table 120. GPIO port set register (SET0, address 0xA000
2200) bit description . . . . . . . . . . . . . . . . . . . .127
Table 121. GPIO port clear register (CLR0, address 0xA000
2280) bit description . . . . . . . . . . . . . . . . . . . .128
Table 122. GPIO port toggle register (NOT0, address
0xA000 2300) bit description . . . . . . . . . . . . .128
Table 123. GPIO port direction set register (DIRSET0,
address 0xA000 2380) bit description . . . . . .128
Table 124. GPIO port direction clear register (DIRCLR0,
0xA000 2400) bit description . . . . . . . . . . . . .128
Table 125. GPIO port direction toggle register (DIRNOT0,
address 0xA000 2480) bit description . . . . . .129
Table 126. Pin interrupt/pattern match engine pin description
Table 127. Register overview: Pin interrupts and pattern
match engine (base address: 0xA000 4000) .137
Table 128. Pin interrupt mode register (ISEL, address
0xA000 4000) bit description . . . . . . . . . . . . .137
Table 129. Pin interrupt level or rising edge interrupt enable
Table 130. Pin interrupt level or rising edge interrupt set
Table 131. Pin interrupt level or rising edge interrupt clear
Table 132. Pin interrupt active level or falling edge interrupt
Table 133. Pin interrupt active level or falling edge interrupt
Table 134. Pin interrupt active level or falling edge interrupt
Table 135. Pin interrupt rising edge register (RISE, address
0xA000 401C) bit description . . . . . . . . . . . . 140
Table 136. Pin interrupt falling edge register (FALL, address
0xA000 4020) bit description . . . . . . . . . . . . 141
Table 137. Pin interrupt status register (IST, address 0xA000
4024) bit description . . . . . . . . . . . . . . . . . . . 141
Table 138. Pattern match interrupt control register
(PMCTRL, address 0xA000 4028)
bit description. . . . . . . . . . . . . . . . . . . . . . . . . 142
Table 139. Pattern match bit-slice source register (PMSRC,
address 0xA000 402C) bit description . . . . . . 142
Table 140. Pattern match bit slice configuration register
(PMCFG, address 0xA000 4030) bit description
147
Table 141. Pin interrupt registers for edge- and
level-sensitive pins . . . . . . . . . . . . . . . . . . . . 152
Table 142. INPUT MUX pin description . . . . . . . . . . . . . 156
Table 143. Register overview: Input multiplexing (base
address 0x4002 8000) . . . . . . . . . . . . . . . . . 158
Table 144. Register overview: Input multiplexing (base
address 0x4002 C000) . . . . . . . . . . . . . . . . . 159
Table 145. DMA input trigger Input mux registers 0 to 17
Table 146. DMA input trigger input mux input registers 0 to 1
Table 147. SCT input mux registers 0 to 3
Table 148. DMA requests . . . . . . . . . . . . . . . . . . . . . . . . 163
Table 149. Channel descriptor . . . . . . . . . . . . . . . . . . . . 165
Table 150. Reload descriptors . . . . . . . . . . . . . . . . . . . . 166
Table 151. Channel descriptor for a single transfer . . . . 166
Table 152. Example descriptors for ping-pong operation:
peripheral to buffer . . . . . . . . . . . . . . . . . . . . . 167
Table 153. Register overview: DMA controller (base address
0x5000 8000) . . . . . . . . . . . . . . . . . . . . . . . . . 168
Table 154. Control register (CTRL, address 0x5000 8000) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . 172
Table 155. Interrupt Status register (INTSTAT, address
0x5000 8004) bit description . . . . . . . . . . . . . 172
Table 156. SRAM Base address register (SRAMBASE,
address 0x5000 8008) bit description . . . . . . 172
address 0x5000 8020) bit description . . . . . . 173
Table 159. Enable Clear register 0 (ENABLECLR0, address
0x5000 8028) bit description . . . . . . . . . . . . . 174
Table 160. Active status register 0 (ACTIVE0, address
0x5000 8030) bit description . . . . . . . . . . . . . 174
Table 161. Busy status register 0 (BUSY0, address 0x5000
8038) bit description. . . . . . . . . . . . . . . . . . . . 174