
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
263 of 487
NXP Semiconductors
UM10800
Chapter 16: LPC82x SCTimer/PWM
REGMODE_H
R/W
0x04E
SCT match/capture registers mode register high
counter 16-bit
0x0000 0000
OUTPUT
R/W
0x050
SCT output register
0x0000 0000
OUTPUTDIRC
TRL
R/W
0x054
SCT output counter direction control register
0x0000 0000
RES
R/W
0x058
SCT conflict resolution register
0x0000 0000
DMAREQ0
R/W
0x05C
SCT DMA request 0 register
0x0000 0000
DMAREQ1
R/W
0x060
SCT DMA request 1 register
0x0000 0000
-
-
0x064 - 0x0EC
Reserved
-
-
EVEN
R/W
0x0F0
SCT event interrupt enable register
0x0000 0000
EVFLAG
R/W
0x0F4
SCT event flag register
0x0000 0000
CONEN
R/W
0x0F8
SCT conflict interrupt enable register
0x0000 0000
CONFLAG
R/W
0x0FC
SCT conflict flag register
0x0000 0000
MATCH0 to
MATCH7
R/W
0x100 to 0x11C SCT match value register of match channels 0 to
7; REGMOD0 to REGMODE7 = 0
0x0000 0000
MATCH0_L to
MATCH7_L
R/W
0x100 to 0x11C SCT match value register of match channels 0 to
7; low counter 16-bit; REGMOD0_L to
REGMODE7_L = 0
0x0000 0000
MATCH0_H to
MATCH7_H
R/W
0x102 to 0x11E SCT match value register of match channels 0 to
7; high counter 16-bit; REGMOD0_H to
REGMODE7_H = 0
0x0000 0000
CAP0 to CAP7
R/W
0x100 to 0x11C SCT capture register of capture channel 0 to 7;
REGMOD0 to REGMODE7 = 1
0x0000 0000
CAP0_L to
CAP7_L
R/W
0x100 to 0x11C SCT capture register of capture channel 0 to 7;
low counter 16-bit; REGMOD0_L to
REGMODE7_L = 1
0x0000 0000
CAP0_H to
CAP7_H
R/W
0x102 to 0x11E SCT capture register of capture channel 0 to 7;
high counter 16-bit; REGMOD0_H to
REGMODE7_H = 1
0x0000 0000
MATCHREL0 to
MATCHREL7
R/W
0x200 to
0x21C
SCT match reload value register 0 to 7;
REGMOD0 = 0 to REGMODE7 = 0
0x0000 0000
MATCHREL0_L
to
MATCHREL7_L
R/W
0x200 to
0x21C
SCT match reload value register 0 to 7; low
counter 16-bit; REGMOD0_L = 0 to
REGMODE7_L = 0
0x0000 0000
MATCHREL0_
H to
MATCHREL7_
H
R/W
0x202 to 0x21E SCT match reload value register 0 to 7; high
counter 16-bit; REGMOD0_H = 0 to
REGMODE7_H = 0
0x0000 0000
CAPCTRL0 to
CAPCTRL7
R/W
0x200 to
0x21C
SCT capture control register 0 to 7; REGMOD0 =
1 to REGMODE7 = 1
0x0000 0000
CAPCTRL0_L
to
CAPCTRL7_L
R/W
0x200 to
0x21C
SCT capture control register 0 to 7; low counter
16-bit; REGMOD0_L = 1 to REGMODE7_L = 1
0x0000 0000
CAPCTRL0_H
to
CAPCTRL7_H
R/W
0x202 to 0x21E SCT capture control register 0 to 7; high counter
16-bit; REGMOD0 = 1 to REGMODE7 = 1
0x0000 0000
Table 222. Register overview: State Configurable Timer SCT/PWM (base address 0x5000 4000)
…continued
Name
Access Address
offset
Description
Reset value
Reference