
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
160 of 487
NXP Semiconductors
UM10800
Chapter 11: LPC82x Input multiplexing and DMA trigger multiplexing
11.6.2 DMA trigger input mux input registers 0 to 1
This register provides a multiplexer for inputs 7 to 8 of each DMA trigger input mux
register DMA_ITRIG_INMUX. These inputs can be selected from the 18 trigger outputs
generated by the DMA (one trigger output per channel).
By default, none of the triggers are selected.
11.6.3 SCT input mux registers 0 to 3
With the SCT0 Input mux registers you can select one input source for each SCT input
from 8 external and internal sources.
The output of SCT Input mux register 0 selects the source for SCT0 input 0, the output of
SCT0 Input mux register 1 selects the source for SCT0 input 1, and so forth up to SCT0
Input mux register 3, which selects the input for SCT0 input 3.
The value to be programmed in this register is the input number ranging from 0 for pin
function SCT_IN0 to 7 for the DEBUG_HALTED signal from the ARM CoreSight debug
signal.
Inputs 0 to 3 are connected to external pins through the switch matrix.
0x7
DMA trigger mux 0. (DMA_INMUX_INMUX0).
0x8
DMA trigger mux 1. (DMA_INMUX_INMUX1)
31:4
-
Reserved.
-
Table 145. DMA input trigger Input mux registers 0 to 17 (DMA_ITRIG_INMUX[0:17], address
0x4002 80E0 (DMA_ITRIG_INMUX0) to 0x4002 8124 (DMA_ITRIG_INMUX17)) bit
description
Bit
Symbol
Value
Description
Reset
value
Table 146. DMA input trigger input mux input registers 0 to 1 (DMA_INMUX_INMUX[0:1],
address 0x4002 C000 (DMA_INMUX_INMUX0) to 0x4002 C004
(DMA_INMUX_INMUX1)) bit description
Bit
Symbol
Description
Reset value
4:0
INP
DMA trigger output number (decimal value) for DMA
channel n (n = 0 to 17).
0x1F
31:5
-
Reserved.
-
Table 147. SCT input mux registers 0 to 3 (SCT0_INMUX[0:3], address 0x4002 C020
(SCT0_INMUX0) to 0x4002 C02C (SCT0_INMUX3)) bit description
Bit
Symbol
Value
Description
Reset
value
3:0
INP_N
Input number (decimal value) to SCT0 inputs 0 to 3.
0x0F
0x0
SCT_PIN0. Assign to pin using the switch matrix.
0x1
SCT_PIN1. Assign to pin using the switch matrix.
0x2
SCT_PIN2. Assign to pin using the switch matrix.
0x3
SCT_PIN3. Assign to pin using the switch matrix.
0x4
ADC_THCMP_IRQ
0x5
ACMP_O