
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
332 of 487
NXP Semiconductors
UM10800
Chapter 21: 12-bit Analog-to-Digital Converter (ADC)
21.6.3 A/D Conversion Sequence B Control Register
There are two, independent conversion sequences that can be configured, each
consisting of a set of conversions on one or more channels. This control register specifies
the channel selection and trigger conditions for the B sequence, as well bits to allow
software to initiate that conversion sequence.
To avoid conversions on spurious triggers, only change the trigger configuration when the
conversion sequence is disabled. A conversion can be triggered by software or hardware
in the conversion sequence, but if conversions are triggered by software only, spurious
hardware triggers must be prevented. See
Section 21.3.1 “Perform a single ADC
conversion using a software trigger”
.
Remark:
Set the BURST and SEQU_ENA bits at the same time.
31
SEQA_ENA
Sequence Enable. In order to avoid spuriously triggering the sequence, care
should be taken to only set the SEQA_ENA bit when the selected trigger
input is in its INACTIVE state (as defined by the TRIGPOL bit). If this
condition is not met, the sequence will be triggered immediately upon being
enabled.
0
0
Disabled. Sequence A is disabled. Sequence A triggers are ignored. If this
bit is cleared while sequence A is in progress, the sequence will be halted at
the end of the current conversion. After the sequence is re-enabled, a new
trigger will be required to restart the sequence beginning with the next
enabled channel.
1
Enabled. Sequence A is enabled.
Table 281. A/D Conversion Sequence A Control Register (SEQA_CTRL, address 0x4001 C008) bit description
Bit
Symbol
Value
Description
Reset
value