
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
450 of 487
NXP Semiconductors
UM10800
Chapter 33: LPC82x Pin description
SWCLK/PIO0_3/
TCK
7
6
I; PU
I
SWCLK —
Serial Wire Clock. SWCLK is enabled by default on
this pin.
In boundary scan mode: TCK (Test Clock).
IO
PIO0_3 —
General purpose port 0 input/output 3.
PIO0_4/ADC_11/
TRSTN/WAKEUP
6
4
I; PU
IO
PIO0_4 —
General purpose port 0 input/output 4.
In boundary scan mode: TRST (Test Reset).
In ISP mode, this pin is the U0_TXD pin.
This pin triggers a wake-up from Deep power-down mode. If you
need to wake up from Deep power-down mode via an external
pin, do not assign any movable function to this pin. This pin
should be pulled HIGH externally before entering Deep
power-down mode. A LOW-going pulse as short as 50 ns causes
the chip to exit Deep power-down mode and wakes up the part.
A
ADC_11 —
ADC input 11.
RESET/PIO0_5
5
3
I; PU
IO
RESET —
External reset input: A LOW-going pulse as short as
50 ns on this pin resets the device, causing I/O ports and
peripherals to take on their default states, and processor
execution to begin at address 0.
In deep power-down mode, this pin must be pulled HIGH
externally. The RESET pin can be left unconnected or be used as
a GPIO or for any movable function if an external RESET function
is not needed and the Deep power-down mode is not used.
I
PIO0_5 —
General purpose port 0 input/output 5.
PIO0_6/ADC_1/
VDDCMP
-
23
I; PU
IO
PIO0_6 —
General purpose port 0 input/output 6.
A
ADC_1 —
ADC input 1.
A
VDDCMP —
Alternate reference voltage for the analog
comparator.
PIO0_7/ADC_0
-
22
I; PU
IO
PIO0_7 —
General purpose port 0 input/output 7.
A
ADC_0 —
ADC input 0.
PIO0_8/XTALIN
14
18
I; PU
IO
PIO0_8 —
General purpose port 0 input/output 8.
A
XTALIN —
Input to the oscillator circuit and internal clock
generator circuits. Input voltage must not exceed 1.95 V.
PIO0_9/XTALOUT
13
17
I; PU
IO
PIO0_9 —
General purpose port 0 input/output 9.
A
XTALOUT —
Output from the oscillator circuit.
PIO0_10/I2C0_SCL
10
9
Inactive I; F
PIO0_10 —
General purpose port 0 input/output 10 (open-drain).
I2C0_SCL —
Open-drain I
2
C-bus clock input/output. High-current
sink if I
2
C Fast-mode Plus is selected in the I/O configuration
register.
PIO0_11/I2C0_SDA
9
8
Inactive I; F
PIO0_11 —
General purpose port 0 input/output 11 (open-drain).
I2C0_SDA —
Open-drain I
2
C-bus data input/output. High-current
sink if I
2
C Fast-mode Plus is selected in the I/O configuration
register.
Table 404. Pin description
Symbol
TSSOP20
HVQFN3
3
Reset
state
[1]
Type
Description