
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
16 of 487
NXP Semiconductors
UM10800
Chapter 4: LPC82x Nested Vectored Interrupt Controller (NVIC)
4
UART1_IRQ
USART1 interrupt
Same as UART0_IRQ
5
UART2_IRQ
USART2 interrupt
Same as UART0_IRQ
6
-
Reserved
-
7
I2C1_IRQ
I2C1 interrupt
See
Table 209 “Interrupt Enable Clear register
.
8
I2C0_IRQ
I2C0 interrupt
See
Table 209 “Interrupt Enable Clear register
.
9
SCT_IRQ
State configurable timer
interrupt
EVFLAG SCT event
10
MRT_IRQ
Multi-rate timer interrupt
Global MRT interrupt.
GFLAG0
GFLAG1
GFLAG2
GFLAG3
11
CMP_IRQ
Analog comparator interrupt
COMPEDGE - rising, falling, or both edges can set the bit
12
WDT_IRQ
Windowed watchdog timer
interrupt
WARNINT - watchdog warning interrupt
13
BOD_IRQ
BOD interrupts
BODINTVAL - BOD interrupt level
14
FLASH_IRQ
flash interrupt
-
15
WKT_IRQ
Self-wake-up timer interrupt
ALARMFLAG
16
ADC_SEQA_IRQ
ADC sequence A
completion
-
17
ADC_SEQB_IRQ
ADC sequence B
completion
-
18
ADC_THCMP_IRQ
ADC threshold compare
-
19
ADC_OVR_IRQ
ADC overrun
-
20
DMA_IRQ
DMA interrupt
-
21
I2C2_IRQ
I2C2 interrupt
See
Table 209 “Interrupt Enable Clear register
.
22
I2C3_IRQ
I2C3 interrupt
See
Table 209 “Interrupt Enable Clear register
.
23
-
Reserved
-
24
PININT0_IRQ
Pin interrupt 0 or pattern
match engine slice 0
interrupt
PSTAT - pin interrupt status
25
PININT1_IRQ
Pin interrupt 1 or pattern
match engine slice 1
interrupt
PSTAT - pin interrupt status
Table 5.
Connection of interrupt sources to the NVIC
Interrupt
number
Name
Description
Flags