
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
54 of 487
NXP Semiconductors
UM10800
Chapter 5: LPC82x System configuration (SYSCON)
5.6.34 Device ID register
This device ID register is a read-only register and contains the part ID for each part. This
register is also read by the ISP/IAP commands (see
).
3
BOD_PD
BOD power down
0
0
Powered
1
Powered down
4
ADC_PD
ADC wake-up configuration
1
0
Powered
1
Powered down
5
SYSOSC_PD
Crystal oscillator power down. After power-up,
add a software delay of approximately 500
μ
s
before using.
1
0
Powered
1
Powered down
6
WDTOSC_PD
Watchdog oscillator power down. Changing
this bit to powered-down has no effect when
the LOCK bit in the WWDT MOD register is
set. In this case, the watchdog oscillator is
always running.
1
0
Powered
1
Powered down
7
SYSPLL_PD
System PLL power down
1
0
Powered
1
Powered down
11:8
-
Reserved. Always write these bits as 0b1101
0b1101
14:12
-
Reserved. Always write these bits as 0b110
0b110
15
ACMP
Analog comparator power down
1
0
Powered
1
Powered down
31:16
-
-
Reserved
0
Table 54.
Power configuration register (PDRUNCFG, address 0x4004 8238) bit description
Bit
Symbol
Value
Description
Reset value
Table 55.
Device ID register (DEVICE_ID, address 0x4004 83F8) bit description
Bit
Symbol
Description
Reset value
31:0
DEVICEID
0x0000 8241 = LPC824M201JHI33
0x0000 8221 = LPC822M101JHI33
0x0000 8242 = LPC824M201JDH20
0x0000 8222 = LPC822M101JDH20
part-dependent