
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
46 of 487
NXP Semiconductors
UM10800
Chapter 5: LPC82x System configuration (SYSCON)
5.6.21 External trace buffer command register
This register works in conjunction with the MTB master register to start and stop tracing.
Also see
.
5.6.22 POR captured PIO status register 0
The PIOPORCAP0 register captures the state of GPIO port 0 at power-on-reset. Each bit
represents the reset state of one GPIO pin. This register is a read-only status register.
5.6.23 IOCON glitch filter clock divider registers 6 to 0
These registers individually configure the seven peripheral input clocks
(IOCONFILTR_PCLK) to the IOCON programmable glitch filter. The clocks can be shut
down by setting the DIV bits to 0x0.
Table 41.
USART fractional generator multiplier value register (UARTFRGMULT, address
0x4004 80F4) bit description
Bit
Symbol
Description
Reset
value
7:0
MULT
Numerator of the fractional divider. MULT is equal to the programmed
value.
0
31:8
-
Reserved
-
Table 42.
External trace buffer command register (EXTTRACECMD, address 0x4004 80FC)
bit description
Bit
Symbol
Description
Reset
value
0
START
Trace start command. Writing a one to this bit sets the TSTART signal
to the MTB to HIGH and starts tracing if the TSTARTEN bit in the
MTB master register is set to one as well.
0
1
STOP
Trace stop command. Writing a one to this bit sets the TSTOP signal
in the MTB to HIGH and stops tracing if the TSTOPEN bit in the MTB
master register is set to one as well.
0
31:2
-
Reserved
0
Table 43.
POR captured PIO status register 0 (PIOPORCAP0, address 0x4004 8100) bit
description
Bit
Symbol
Description
Reset value
17:0
PIOSTAT
State of PIO0_17 through PIO0_0 at power-on reset
Implementation
dependent
31:18
-
Reserved.
-