
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
43 of 487
NXP Semiconductors
UM10800
Chapter 5: LPC82x System configuration (SYSCON)
5.6.15 USART clock divider register
This register configures the clock for the fractional baud rate generator and all USARTs.
The UART clock can be disabled by setting the DIV field to zero (this is the default
setting).
20
-
-
Reserved
-
21
I2C1
Enables clock to I2C1.
0
0
Disable
1
Enable
22
I2C2
Enables clock to I2C2.
0
0
Disable
1
Enable
23
I2C3
Enables clock to I2C3.
0
0
Disable
1
Enable
24
ADC
Enables clock to ADC.
0
0
Disable
1
Enable
25
-
-
Reserved
-
26
MTB
Enables clock to micro-trace buffer control registers.
Turn on this clock when using the micro-trace buffer
for debug purposes.
0
0
Disable
1
Enable
28:27
-
-
Reserved
-
29
DMA
Enables clock to DMA.
0
0
Disable
1
Enable
31:30
-
-
Reserved
-
Table 35.
System clock control register (SYSAHBCLKCTRL, address 0x4004 8080) bit
description
…continued
Bit
Symbol
Value
Description
Reset
value
Table 36.
USART clock divider register (UARTCLKDIV, address 0x4004 8094) bit description
Bit
Symbol
Description
Reset
value
7:0
DIV
USART fractional baud rate generator clock divider values.
0: Clock disabled.
1: Divide by 1.
to
255: Divide by 255.
0
31:8
-
Reserved
-