
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
51 of 487
NXP Semiconductors
UM10800
Chapter 5: LPC82x System configuration (SYSCON)
5.6.31 Deep-sleep mode configuration register
The bits in this register (BOD_PD and WDTOSC_OD) can be programmed to control
aspects of Deep-sleep and Power-down modes. The bits are loaded into corresponding
bits of the PDRUNCFG register when Deep-sleep mode or Power-down mode is entered.
Remark:
Hardware forces the analog blocks to be powered down in Deep-sleep and
Power-down modes. An exception are the BOD and watchdog oscillator, which can be
configured to remain running through this register. The WDTOSC_PD value written to the
PDSLEEPCFG register is overwritten if the LOCK bit in the WWDT MOD register (see
for details.
5
USART2
USART2 interrupt wake-up. Configure USART
in synchronous slave mode.
0
0
Disabled
1
Enabled
6
-
Reserved
-
7
I2C1
I2C1 interrupt wake-up.
0
0
Disabled
1
Enabled
8
I2C0
I2C0 interrupt wake-up.
0
0
Disabled
1
Enabled
11:9
-
Reserved
-
12
WWDT
WWDT interrupt wake-up
0
0
Disabled
1
Enabled
13
BOD
BOD interrupt wake-up
0
0
Disabled
1
Enabled
14
-
Reserved
-
15
WKT
Self-wake-up timer interrupt wake-up
0
0
Disabled
1
Enabled
20:16
-
Reserved.
-
21
I2C2
I2C2 interrupt wake-up.
0
0
Disabled
1
Enabled
22
I2C3
I2C3 interrupt wake-up.
0
0
Disabled
1
Enabled
31:23
-
Reserved.
-
Table 51.
Start logic 1 interrupt wake-up enable register (STARTERP1, address
0x4004 8214) bit description
…continued
Bit
Symbol
Value
Description
Reset
value