
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
50 of 487
NXP Semiconductors
UM10800
Chapter 5: LPC82x System configuration (SYSCON)
5.6.30 Start logic 1 interrupt wake-up enable register
This register selects which interrupts wake up the part from deep-sleep and power-down
modes.
Remark:
Also enable the corresponding interrupts in the NVIC. See
of interrupt sources to the NVIC”
4
PINT4
GPIO pin interrupt 4 wake-up
0
0
Disabled
1
Enabled
5
PINT5
GPIO pin interrupt 5 wake-up
0
0
Disabled
1
Enabled
6
PINT6
GPIO pin interrupt 6 wake-up
0
0
Disabled
1
Enabled
7
PINT7
GPIO pin interrupt 7 wake-up
0
0
Disabled
1
Enabled
31:8
-
Reserved
-
Table 50.
Start logic 0 pin wake-up enable register 0 (STARTERP0, address 0x4004 8204) bit
description
…continued
Bit
Symbol
Value
Description
Reset
value
Table 51.
Start logic 1 interrupt wake-up enable register (STARTERP1, address
0x4004 8214) bit description
Bit
Symbol
Value
Description
Reset
value
0
SPI0
SPI0 interrupt wake-up
0
0
Disabled
1
Enabled
1
SPI1
SPI1 interrupt wake-up
0
0
Disabled
1
Enabled
2
-
Reserved
-
3
USART0
USART0 interrupt wake-up. Configure USART
in synchronous slave mode.
0
0
Disabled
1
Enabled
4
USART1
USART1 interrupt wake-up. Configure USART
in synchronous slave mode.
0
0
Disabled
1
Enabled