
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
87 of 487
NXP Semiconductors
UM10800
Chapter 7: LPC82x Switch matrix (SWM)
7.5.13 PINENABLE 0
Table 79.
Pin enable register 0 (PINENABLE0, address 0x4000 C1C0) bit description
Bit
Symbol
Value
Description
Reset
value
0
ACMP_I1
ACMP_I1 function select.
1
0
ACMP_I1 enabled on pin PIO0_00.
1
ACMP_I1 disabled.
1
ACMP_I2
ACMP_I2 function select.
1
0
ACMP_I2 enabled on pin PIO0_1.
1
ACMP_I2 disabled.
2
ACMP_I3
ACMP_I3 function select.
1
0
ACMP_I3 enabled on pin PIO0_14.
1
ACMP_I3 disabled.
3
ACMP_I4
ACMP_I4 function select.
1
0
ACMP_I4 enabled on pin PIO0_23.
1
ACMP_I4 disabled.
4
SWCLK
SWCLK function select.
0
0
SWCLK enabled on pin PIO0_3.
1
SWCLK disabled.
5
SWDIO
SWDIO function select.
0
0
SWDIO enabled on pin PIO0_2.
1
SWDIO disabled.
6
XTALIN
XTALIN function select.
1
0
XTALIN enabled on pin PIO0_8.
1
XTALIN disabled.
7
XTALOUT
XTALOUT function select.
1
0
XTALOUT enabled on pin PIO0_9.
1
XTALOUT disabled.
8
RESETN
RESETN function select.
0
0
RESETN enabled on pin PIO0_5.
1
RESETN disabled.
9
CLKIN
CLKIN function select.
1
0
CLKIN enabled on pin PIO0_1.
1
CLKIN disabled.
10
VDDCMP
VDDCMP function select.
1
0
VDDCMP enabled on pin PIO0_6.
1
VDDCMP disabled.
11
I2C0_SDA
I2C0_SDA function select.
1
0
I2C0_SDA enabled on pin PIO0_11.
1
I2C0_SDA disabled.
12
I2C0_SCL
I2C0_SCL function select.
1
0
I2C0_SCL enabled on pin PIO0_10.
1
I2C0_SCL disabled.