616
Chapter 18
I
2
C Bus (IIC)
Preliminary User’s Manual U17566EE1V2UM00
(4)
When arbitration loss occurs due to restart condition during data
transfer
(5)
When arbitration loss occurs due to stop condition during data transfer
<1> Not extension code (Example: Address mismatch)
ST
AD6 to AD0
RW
AK
D7 to Dn
ST
AD6 to AD0
RW
AK
D7 to D0
AK
SP
▲
1
▲
2
Δ
3
▲
1: IICSn register = 1000X110B
▲
2: IICSn register = 01000110B (Example: When ALDn bit is read during interrupt servicing)
Δ
3: IICSn register = 00000001B
Remarks 1.
▲
: Always generated
Δ
: Generated only when SPIEn bit = 1
X:
don’t
care
2.
Dn = D6 to D0
n = 0 to 2
<2> Extension code
ST
AD6 to AD0
RW
AK
D7 to Dn
ST
AD6 to AD0
RW
AK
D7 to D0
AK
SP
▲
1
▲
2
Δ
3
▲
1: IICSn register = 1000X110B
▲
2: IICSn register = 0110X010B (Example: When ALDn bit is read during interrupt servicing)
IICCn.LRELn bit is set to 1 by software
Δ
3: IICSn register = 00000001B
Remarks 1.
▲
: Always generated
Δ
: Generated only when SPIEn bit = 1
X:
don’t
care
2.
Dn = D6 to D0
n = 0 to 2
ST
AD6 to AD0
RW
AK
D7 to Dn
SP
▲
1
Δ
2
▲
1: IICSn register = 1000X110B
Δ
2: IICSn register = 01000001B
Remarks 1.
▲
: Always generated
Δ
: Generated only when SPIEn bit = 1
X:
don’t
care
2.
Dn = D6 to D0
n = 0 to 2
electronic components distributor