362
Chapter 11
16-bit Timer/Event Counter P (TMP)
Preliminary User’s Manual U17566EE1V2UM00
(3)
Interval timer mode operation timing
(a) Operation if TPnCCR0 register is set to 0000H
If the TPnCCR0 register is set to 0000H, the INTTPnCC0 signal is
generated at each count clock, and the output of the TOPn0 pin is inverted.
The value of the 16-bit counter is always 0000H.
(b) Operation if TPnCCR0 register is set to FFFFH
If the TPnCCR0 register is set to FFFFH, the 16-bit counter counts up to
FFFFH. The counter is cleared to 0000H in synchronization with the next
count-up timing. The INTTPnCC0 signal is generated and the output of the
TOPn0 pin is inverted. At this time, an overflow interrupt request signal
(INTTPnOV) is not generated, nor is the overflow flag (TPnOPT0.TPnOVF
bit) set to 1.
Co
u
nt clock
16-
b
it co
u
nter
TPnCE
b
it
TPnCCR0 regi
s
ter
TOPn0 pin o
u
tp
u
t
INTTPnCC0
s
ign
a
l
0000H
Interv
a
l time
Co
u
nt clock cycle
Interv
a
l time
Co
u
nt clock cycle
Interv
a
l time
Co
u
nt clock cycle
FFFFH
0000H
0000H
0000H
0000H
FFFFH
16-
b
it co
u
nter
0000H
TPnCE
b
it
TPnCCR0 regi
s
ter
TOPn0 pin o
u
tp
u
t
INTTPnCC0
s
ign
a
l
FFFFH
Interv
a
l time
10000H
×
co
u
nt clock cycle
Interv
a
l time
10000H
×
co
u
nt clock cycle
Interv
a
l time
10000H
×
co
u
nt clock cycle
electronic components distributor