95
Pin Functions
Chapter 2
Preliminary User’s Manual U17566EE1V2UM00
Table 2-54
DFEN0 register contents
Bit position
Bit name
Function
15 to 0
DFENC[15:0]
Enables/disables the digital noise elimination filter for
the corresponding input signal:
0: Digital filter is disabled.
1: Digital filter is enabled.
For an assignment of bit positions to input signals see
table
Table 2-55
.
Table 2-55
Assignment of input signals to bit positions for register DFEN0
Bit
position
Bit name
Input signal
Description
0
DFENC0
SIB0
CSIB0 data input
a
a)
Note that for high clock rates of the Clocked Serial Interface, the digital filter should
be disabled. Otherwise, desired input pulses may be removed by the digital filter.
1
DFENC1
SIB1
CSIB1 data input
a
2
DFENC2
SIB2
CSIB2 data input
a
3
DFENC3
SCKIB0
CSIB0 clock input
a
4
DFENC4
SCKIB1
CSIB1 clock input
a
5
DFENC5
SCKIB2
CSIB2 clock input
a
6
DFENC6
TIP00
Timer TMP0 channel 0 capture input
7
DFENC7
TIP01
Timer TMP0 channel 1 capture input
8
DFENC8
TIP10
Timer TMP1 channel 0 capture input
9
DFENC9
TIP11
Timer TMP1 channel 1 capture input
10
DFENC10
TIP20
Timer TMP2 channel 0 capture input
11
DFENC11
TIP21
Timer TMP2 channel 1 capture input
12
DFENC12
TIP30
Timer TMP3 channel 0 capture input
13
DFENC13
TIP31
Timer TMP3 channel 1 capture input
14
DFENC14
TIG01
Timer TMG0 channel 1 capture input
15
DFENC15
TIG02
Timer TMG0 channel 2 capture input
electronic components distributor