408
Chapter 11
16-bit Timer/Event Counter P (TMP)
Preliminary User’s Manual U17566EE1V2UM00
(2)
Operation flow in free-running timer mode
(a) When using capture/compare register as compare register
Figure 11-28
Software processing flow in free-running timer mode (compare function)
(1/2)
FFFFH
16-
b
it co
u
nter
0000H
TPnCE
b
it
TPnCCR0 regi
s
ter
INTTPnCC0
s
ign
a
l
TOPn0 pin o
u
tp
u
t
TPnCCR1 regi
s
ter
INTTPnCC1
s
ign
a
l
TOPn1 pin o
u
tp
u
t
INTTPnOV
s
ign
a
l
TPnOVF
b
it
D
00
D
01
D
10
D
11
D
00
D
10
D
10
D
11
D
11
D
11
D
00
D
01
D
01
Cle
a
red to 0
b
y
CLR in
s
tr
u
ction
Cle
a
red to 0
b
y
CLR in
s
tr
u
ction
Cle
a
red to 0
b
y
CLR in
s
tr
u
ction
<1>
<2>
<2>
<2>
<
3
>
electronic components distributor