241
Flash Memory
Chapter 6
Preliminary User’s Manual U17566EE1V2UM00
Note
{
:
must be connected
×
:
does not need to be connected
Table 6-2
Signals generated by flash programmer PG-FP4
PG-FP4
Controller
Connection
Signal
name
I/O
Pin function
Pin name
UARTA0
CSIB0
CSIB0 + HS
FLMD0
Output
Write enable/disable,
mode setting
FLMD0
{
{
{
FLMD1
Output
Mode setting
FLMD1
×
×
×
V
DD
I/O
V
DD
voltage generation/voltage
monitor
V
DD
{
{
{
GND
–
Ground
V
SS
{
{
{
CLK
Output
Clock output to the controller
X1
×
×
×
RESET
Output
Reset signal
RESET
{
{
{
SI/RxD
Input
Receive signal
SOB0/
TXDA0
{
{
{
SO/TxD
Output
Transmit signal
SIB0/RXDA0
{
{
{
SCK
Output
Transfer clock
SCKB0
×
{
{
HS
Input
Handshake signal for CSIB0 +
HS communication
P84
×
×
{
electronic components distributor