453
16-bit Multi-Purpose Timer G (TMG)
Chapter 13
Preliminary User’s Manual U17566EE1V2UM00
Figure 13-3
Timing when both edges of TIGn0 are valid (free run)
Note
The figure above shows an image. In actual circuitry, 3 to 4 periods of the
count-up signal are required from the input of a waveform to TIGn0 until a
capture interrupt is output.
0000H 0001H
D0
D1
TM G n0
D0
GCCn0
C ount sta rt
t
FFF FH
0000H
D2
D3
TI Gn0
D1
D2
D3
Cl ear
INTTGnCC0
INTGnOV0
N o overf low
Overf low
CCFGn0
N o overf low
f
COUNTx
electronic components distributor