205
Interrupt Controller (INTC)
Chapter 5
Preliminary User’s Manual U17566EE1V2UM00
5.3.2
Restore
Recovery from maskable interrupt processing is carried out by the RETI
instruction.
When the RETI instruction is executed, the CPU performs the following steps,
and transfers control to the address of the restored PC.
(1) Restores the values of the PC and the PSW from EIPC and EIPSW
because the EP bit of the PSW is 0 and the NP bit of the PSW is 0.
(2) Transfers control to the address of the restored PC and PSW.
Figure 5-6
illustrates the processing of the RETI instruction.
Figure 5-6
RETI instruction processing
Note
1.
For the ISPR register, see
“ISPR - In-service priority register“ on page 216
.
2.
The solid lines show the CPU processing flow.
Caution
When the PSW.EP bit and the PSW.NP bit are changed by the LDSR
instruction during maskable interrupt processing, in order to restore the PC
and PSW correctly during recovery by the RETI instruction, it is necessary to
set PSW.EP back to 0 and PSW.NP back to 0 using the LDSR instruction
immediately before the RETI instruction.
PSW.EP
RETI instruction
PSW.NP
Restores original processing
1
1
0
0
PC
PSW
Corresponding
bit of ISPR
Note
EIPC
EIPSW
0
PC
PSW
FEPC
FEPSW
electronic components distributor