385
16-bit Timer/Event Counter P (TMP)
Chapter 11
Preliminary User’s Manual U17566EE1V2UM00
(d) Conflict between trigger detection and match with TPnCCR0 register
If the trigger is detected immediately after the INTTPnCC0 signal is
generated, the 16-bit counter is cleared to 0000H and continues counting
up. Therefore, the active period of the TOPn1 pin is extended by time from
generation of the INTTPnCC0 signal to trigger detection.
If the trigger is detected immediately before the INTTPnCC0 signal is
generated, the INTTPnCC0 signal is not generated. The 16-bit counter is
cleared to 0000H, the TOPn1 pin is asserted, and the counter continues
counting. Consequently, the inactive period of the PWM waveform is
shortened.
16-
b
it co
u
nter
TPnCCR0 regi
s
ter
INTTPnCC0
s
ign
a
l
TOPn1 pin o
u
tp
u
t
Extern
a
l trigger inp
u
t
(TIPn0 pin inp
u
t)
D
0
D
0
−
1
D
0
0000
FFFF
0000
0000
Extended
16-
b
it co
u
nter
TPnCCR0 regi
s
ter
INTTPnCC0
s
ign
a
l
TOPn1 pin o
u
tp
u
t
Extern
a
l trigger inp
u
t
(TIPn0 pin inp
u
t)
D
0
D
0
−
1
D
0
0000
FFFF
0000
0001
S
hortened
electronic components distributor