311
DMA Controller (DMAC)
Chapter 8
Preliminary User’s Manual U17566EE1V2UM00
IIC
ICC = 00
H
IICLK
MainOsc
4
6.00
ICC = 72
H
PLL / 4.5
7.11
10.67
TMZ
all settings
PCLK1
MainOsc
4
6.00
TMP
CKC.PERIC =
0
PCLK0
MainOsc
4
6.00
1
PLL/2
16
24.00
TMG
SCC = 00
H
SPCLK0
MainOsc
4
6.00
SCC = 01
H
PLL/2
16
24.00
SCC = 03
H
SCPS.SPSPS[2:0] = 001
B
SSCG: 32 MHz
f
SSCGPS
16
24.00
SCC = 03
H
SCPS.SPSPS[2:0] = 011
B
SSCG: 48 MHz
f
SSCGPS
12
18.00
LCDIF
SCC = 00
H
SPCLK0
MainOsc
4
6.00
SPCLK1
MainOsc
4
6.00
SPCLK2
MainOsc
4
6.00
SPCLK5
MainOsc/
0.5
0.75
SCC = 01
H
SPCLK0
PLL/2
16
24.00
SPCLK1
PLL/4
8
12.00
SPCLK2
MainOsc
4
6.00
SPCLK5
MainOsc/
0.5
0.75
SCC = 03
H
SCPS.SPSPS[2:0] = 001
B
SSCG: 32 MHz
SPCLK0
f
SSCGPS
16
24.00
SPCLK1
f
SSCGPS
/2
8
12.00
SPCLK2
f
SSCGPS
/4
4
6.00
SPCLK5
f
SSCGPS
/32
0.5
0.75
SCC = 03
H
SCPS.SPSPS[2:0] = 011
B
SSCG: 48 MHz
SPCLK0
f
SSCGPS
12
18.00
SPCLK1
f
SSCGPS
/2
6
9
SPCLK2
f
SSCGPS
/4
3
4.50
SPCLK5
f
SSCGPS
/32
0.375
0.56
Table 8-1
Peripheral functions and CPU system clocks for DMA transfers (2/2)
Peripheral
Clock controller settings
SPCLKn, PCLKn
configuration
Input clock
[MHz]
Minimum
f
VBCLK
[MHz]
Peripheral clock
Source
electronic components distributor