394
Chapter 11
16-bit Timer/Event Counter P (TMP)
Preliminary User’s Manual U17566EE1V2UM00
11.5.5
PWM output mode (TPnMD2 to TPnMD0 = 100)
In the PWM output mode, a PWM waveform is output from the TOPn1 pin
when the TPnCTL0.TPnCE bit is set to 1.
In addition, a pulse with one cycle of the PWM waveform as half its cycle is
output from the TOPn0 pin.
Figure 11-21
Configuration in PWM output mode
CCR0
bu
ffer regi
s
ter
TPnCE
b
it
TPnCCR0 regi
s
ter
16-
b
it co
u
nter
TPnCCR1 regi
s
ter
CCR1
bu
ffer regi
s
ter
Cle
a
r
M
a
tch
s
ign
a
l
M
a
tch
s
ign
a
l
INTTPnCC0
s
ign
a
l
O
u
tp
u
t
controller
(R
S
-FF)
O
u
tp
u
t
controller
TOPn1 pin
INTTPnCC1
s
ign
a
l
TOPn0 pin
Co
u
nt
clock
s
election
Co
u
nt
s
t
a
rt
control
Tr
a
n
s
fer
Tr
a
n
s
fer
S
R
electronic components distributor