439
16-bit Multi-Purpose Timer G (TMG)
Chapter 13
Preliminary User’s Manual U17566EE1V2UM00
Figure 13-1
Block Diagram of Timer Gn
Note
1.
TMGn0/TMGn1 are cleared by GCCn0/GCCn5 register compare match.
TMGn0 (16-
b
it)
f
S
PCLK0
(16 MHz)
TIGn5
(Note
3
)
Noi
s
e Elimin
a
tion
Edge Detection
f
COUNT0
f
S
PCLK0
(16MHz)
f
S
CPLK0
/1
f
S
CPLK0
/2
f
S
CPLK0
/4
f
S
CPLK0
/
8
f
S
CPLK0
/16
f
S
CPLK0
/
3
2
f
S
CPLK0
/64
f
S
CPLK0
/12
8
TIGn0
(Note 2)
TIGn1
TIGn2
TIGn
3
TIGn4
f
S
CPLK0
/1
f
S
CPLK0
/2
f
S
CPLK0
/4
f
S
CPLK0
/
8
f
S
CPLK0
/16
f
S
CPLK0
/
3
2
f
S
CPLK0
/64
f
S
CPLK0
/12
8
f
COUNT1
Noi
s
e Elimin
a
tion
Edge Detection
Noi
s
e Elimin
a
tion
Edge Detection
Noi
s
e Elimin
a
tion
Edge Detection
Noi
s
e Elimin
a
tion
Edge Detection
Noi
s
e Elimin
a
tion
Edge Detection
GCCn0 (16-
b
it)
c
a
pt
u
re/comp
a
re
GCCn1 (16-
b
it)
c
a
pt
u
re/comp
a
re
GCCn2 (16-
b
it)
c
a
pt
u
re/comp
a
re
GCCn
3
(16-
b
it)
c
a
pt
u
re/comp
a
re
GCCn4 (16-
b
it)
c
a
pt
u
re/comp
a
re
GCCn5 (16-
b
it)
c
a
pt
u
re/comp
a
re
TMGn1 (16-
b
it)
Cle
a
r
Cle
a
r
INTTGnCC5
INTTGnCC4
INTTGnCC
3
INTTGnCC2
INTTGnCC1
INTTGnCC0
TO
Control
TO
Control
TO
Control
TO
Control
TOGn4
TOGn
3
TOGn2
TOGn1
INTTGnOV0
INTTGnOV1
(Note 1)
(Note 1)
electronic components distributor