285
Bus and Memory Control (BCU, MEMC)
Chapter 7
Preliminary User’s Manual U17566EE1V2UM00
7.6.1
Writing to external devices
This section shows typical sequences of writing data to external devices.
(1)
Write with external wait cycle
Figure 7-11
Timing: write data
Register settings:
• BCTm.BTk0 = 0 (connected external device is SRAM or external I/O)
• ASC.ACk[1:0] = 00
B
(no address setup wait states inserted)
• DWCm.DWk[2:0] = 000
B
(no programmable data wait states inserted)
• BCC.BCk[1:0] = 00
B
(no idle states inserted)
Note
1.
The circles indicate the sampling timing.
2.
The broken line indicates the high-impedance state (bus is not driven).
The data has to be stable at the rising edge of the WR signal. For details refer
to the Electrical Target Specification.
T1
Addre
ss
D
a
t
a
WAIT (inp
u
t)
D]
3
1:0] (I/O)
WR (o
u
tp
u
t)
RD (o
u
tp
u
t)
A[2
3
:0] (o
u
tp
u
t)
BCLK
D
a
t
a
Addre
ss
TW
T1
C
S
k (o
u
tp
u
t)
T2
T2
electronic components distributor