96
Chapter 2
Pin Functions
Preliminary User’s Manual U17566EE1V2UM00
(2)
DFEN1 - Digital filter enable register
The 16-bit DFEN1 register enables/disables the digital filter for TMG0 to TMG2
and TMP0 to TMP1 input channels.
Access
This register can be read/written in 16-bit, 8-bit and 1-bit units.
Address
FFFF F712
H
Initial Value
0000
H
. This register is cleared by any reset.
15
14
13
12
11
10
9
8
X
X
X
X
DFENC27 DFENC26 DFENC25 DFENC24
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
7
6
5
4
3
2
1
0
DFENC23 DFENC22 DFENC21 DFENC20 DFENC19 DFENC18 DFENC17 DFENC16
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Table 2-56
DFEN1 register contents
Bit position
Bit name
Function
11 to 0
DFENC[27:16]
Enables/disables the digital noise elimination filter for
the corresponding input signal:
0: Digital filter is disabled.
1: Digital filter is enabled.
For an assignment of bit positions to input signals
see table
Table 2-57
.
Table 2-57
Assignment of input signals to bit positions for register DFEN1
Bit
position
Bit name
Input signal
Description
0
DFENC16
TIG03
Timer TMG0 channel 3 capture input
1
DFENC17
TIG04
Timer TMG0 channel 4 capture input
2
DFENC18
TIG11
Timer TMG1 channel 1 capture input
3
DFENC19
TIG12
Timer TMG1 channel 2 capture input
4
DFENC20
TIG13
Timer TMG1 channel 3 capture input
5
DFENC21
TIG14
Timer TMG1 channel 4 capture input
6
DFENC22
TIP00/TIG20
shared input:
Timer TMP0 channel 0 capture input /
Timer TMG2 channel 0 capture input
7
DFENC23
TIG21
Timer TMG2 channel 1 capture input
8
DFENC24
TIG22
Timer TMG2 channel 2 capture input
9
DFENC25
TIG23
Timer TMG2 channel 3 capture input
10
DFENC26
TIG24
Timer TMG2 channel 4 capture input
11
DFENC27
TIP10/TTIG25
shared input:
Timer TMP1 channel 0 capture input/
Timer TMG2 channel 5 capture input
electronic components distributor