265
Bus and Memory Control (BCU, MEMC)
Chapter 7
Preliminary User’s Manual U17566EE1V2UM00
(3)
CSCn - Chip area select control registers
The 16-bit registers CSC0 and CSC1 assign the chip select signals CS0 to
CS3 and CS4 to CS7 to memory blanks (see also
“Memory banks and chip
select signals” on page 252
). If a bit in CSCn is set, access to the
corresponding memory bank will generate the corresponding chip select signal
and activate the Memory Controller.
If several chip select signals are assigned to identical memory areas, a priority
control rules the generation of the signals (refer to
“Chips select priority
control” on page 255
).
Access
These registers can be read/written in 16-bit units.
Address
CSC0: FFFF F060
H
CSC1: FFFF F062
H
Initial Value
2C11
H
Thess registers must be initialized as described in
Table 7-13
and
Table 7-14
.
The register contents in
Table 7-11
and
Table 7-12
read as follows:
• CSkm = 0: Corresponding chip select signal is
not
active during access to
memory bank.
• CSkm = 1: Corresponding chip select signal is active during access to
memory bank.
Caution
To initialize an external memory area after a reset, registers CSCn have to be
set. Do not change these registers after initialization. Do not access external
devices before initialization is finished.
CSC0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CS33 CS32 CS31 CS30 CS23 CS22 CS21 CS20 CS13 CS12 CS11 CS10 CS03 CS02 CS01 CS00
CS3
CS2
CS1
CS0
CSC1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CS43 CS42 CS41 CS40 CS53 CS52 CS51 CS50 CS63 CS62 CS61 CS60 CS73 CS72 CS71 CS70
CS4
CS5
CS6
CS0
electronic components distributor