374
Chapter 11
16-bit Timer/Event Counter P (TMP)
Preliminary User’s Manual U17566EE1V2UM00
(d) Operation of TPnCCR1 register
Figure 11-11
Configuration of TPnCCR1 register
If the set value of the TPnCCR1 register is smaller than the set value of the
TPnCCR0 register, the INTTPnCC1 signal is generated once per cycle. At
the same time, the output signal of the TOPn1 pin is inverted.
Figure 11-12
Timing chart when D
01
≥
D
11
CCR0
bu
ffer regi
s
ter
TPnCE
b
it
TPnCCR0 regi
s
ter
16-
b
it co
u
nter
TPnCCR1 regi
s
ter
CCR1
bu
ffer regi
s
ter
Cle
a
r
M
a
tch
s
ign
a
l
M
a
tch
s
ign
a
l
INTTPnCC0
s
ign
a
l
O
u
tp
u
t
controller
TOPn1 pin
INTTPnCC1
s
ign
a
l
Edge
detector
TIPn0 pin
FFFFH
16-
b
it co
u
nter
0000H
TPnCE
b
it
TPnCCR0 regi
s
ter
INTTPnCC0
s
ign
a
l
TPnCCR1 regi
s
ter
TOPn1 pin o
u
tp
u
t
INTTPnCC1
s
ign
a
l
D
01
D
11
D
01
D
11
D
11
D
11
D
11
D
01
D
01
D
01
electronic components distributor