691
CAN Controller (CAN)
Chapter 19
Preliminary User’s Manual U17566EE1V2UM00
(11)
CnINTS - CANn module interrupt status register
The CnINTS register indicates the interrupt status of the CAN module.
(a) Read
Set CIE2
Clear CIE2
Setting of CIE2 bit
0
1
CIE2 bit is cleared to 0.
1
0
CIE2 bit is set to 1.
Other than above
CIE2 bit is not changed.
Set CIE1
Clear CIE1
Setting of CIE1 bit
0
1
CIE1 bit is cleared to 0.
1
0
CIE1 bit is set to 1.
Other than above
CIE1 bit is not changed.
Set CIE0
Clear CIE0
Setting of CIE0 bit
0
1
CIE0 bit is cleared to 0.
1
0
CIE0 bit is set to 1.
Other than above
CIE0 bit is not changed.
After reset: 0000H
R/W
Address: CnINTS <CnRBaseAddr> + 058
H
15
14
13
12
11
10
9
8
CnINTS
0
0
0
0
0
0
0
0
7
6
5
4
3
2
1
0
0
0
CINTS5
CINTS4
CINTS3
CINTS2
CINTS1
CINTS0
CINTS5 to
CINTS0
CAN interrupt status bit
0
No related interrupt source event is pending.
1
A related interrupt source event is pending.
Interrupt status
bit
Related interrupt source event
CINTS5
Wakeup interrupt from CAN sleep mode
Note
CINTS4
Arbitration loss interrupt
CINTS3
CAN protocol error interrupt
CINTS2
CAN error status interrupt
CINTS1
Interrupt on completion of reception of valid message frame to
message buffer m
CINTS0
Interrupt on normal completion of transmission of message frame
from message buffer m
electronic components distributor