Rev. 1.0, 09/01, page viii of xliv
2.8
Processing States...............................................................................................................50
2.9
Usage Notes ......................................................................................................................51
2.9.1
Note on Bit Manipulation Instructions.................................................................51
Section 3 MCU Operating Modes ..................................................................... 53
3.1
Operating Mode Selection.................................................................................................53
3.2
Register Descriptions ........................................................................................................54
3.2.1
Mode Control Register (MDCR) .........................................................................54
3.2.2
System Control Register (SYSCR) ......................................................................54
3.3
Operating Mode Descriptions ........................................................................................... 56
3.3.1
Mode 1 .................................................................................................................56
3.3.2
Mode 2 .................................................................................................................56
3.3.3
Mode 3 .................................................................................................................56
3.3.4
Mode 4 .................................................................................................................56
3.3.5
Mode 5 .................................................................................................................56
3.3.6
Mode 6 .................................................................................................................57
3.3.7
Mode 7 .................................................................................................................57
3.3.8
Pin Functions .......................................................................................................58
3.4
Memory Map in Each Operating Mode ............................................................................59
Section 4 Exception Handling ........................................................................... 63
4.1
Exception Handling Types and Priority ............................................................................63
4.2
Exception Sources and Exception Vector Table ............................................................... 63
4.3
Reset………………………………………………………………………………………65
4.3.1
Reset exception handling .....................................................................................65
4.3.2
Interrupts after Reset ............................................................................................ 67
4.3.3
On-Chip Peripheral Functions after Reset Release ..............................................67
4.4
Traces ................................................................................................................................ 68
4.5
Interrupts ........................................................................................................................... 68
4.6
Trap Instruction.................................................................................................................69
4.7
Stack Status after Exception Handling..............................................................................70
4.8
Usage Notes ......................................................................................................................71
Section 5 Interrupt Controller............................................................................ 73
5.1
Features ............................................................................................................................. 73
5.2
Input/Output Pins ..............................................................................................................75
5.3
Register Descriptions ........................................................................................................75
5.3.1
Interrupt Control Register (INTCR).....................................................................76
5.3.2
Interrupt Priority Registers A to K (IPRA to IPRK) ............................................76
5.3.3
IRQ Enable Register (IER) ..................................................................................78
5.3.4
IRQ Sense Control Registers H and L (ISCRH, ISCRL) .....................................80
5.3.5
IRQ Status Register (ISR)....................................................................................85
5.3.6
IRQ Pin Select Register (ITSR) ...........................................................................86
Содержание H8S/2376 F-ZTAT
Страница 24: ...Rev 1 0 09 01 page xxiv of xliv ...
Страница 38: ...Rev 1 0 09 01 page xxxviii of xliv ...
Страница 44: ...Rev 1 0 09 01 page xliv of xliv ...
Страница 60: ...Rev 1 0 09 01 page 16 of 904 ...
Страница 96: ...Rev 1 0 09 01 page 52 of 904 ...
Страница 116: ...Rev 1 0 09 01 page 72 of 904 ...
Страница 148: ...Rev 1 0 09 01 page 104 of 904 ...
Страница 284: ...Rev 1 0 09 01 page 240 of 904 ...
Страница 422: ...Rev 1 0 09 01 page 378 of 904 ...
Страница 634: ...Rev 1 0 09 01 page 590 of 904 ...
Страница 656: ...Rev 1 0 09 01 page 612 of 904 ...
Страница 668: ...Rev 1 0 09 01 page 624 of 904 ...
Страница 780: ...Rev 1 0 09 01 page 736 of 904 ...
Страница 796: ...Rev 1 0 09 01 page 752 of 904 ...
Страница 806: ...Rev 1 0 09 01 page 762 of 903 ...
Страница 808: ...Rev 1 0 09 01 page 764 of 904 ...
Страница 921: ...Rev 1 0 09 01 page 877 of 904 ø tBRQOD tBRQOD Figure 24 24 External Bus Request Output Timing ...
Страница 938: ...Rev 1 0 09 01 page 894 of 904 ...