Rev. 1.0, 09/01, page 357 of 904
DMA single
ø
Address bus
Idle
Bus release
DMA control
Channel
Transfer source/
destination
Transfer source/
destination
Bus release
Idle
DMA single Bus release
Single
Single
Idle
[1]
[3]
[2]
[4]
[6]
[5]
[7]
Acceptance
resumed
Acceptance
resumed
[1]
Acceptance after transfer enabling;
pin low level is sampled at rise of ø, and request is held.
[2], [5] Request is cleared at end of next bus cycle, and activation is started in EXDMAC.
[3], [6] DMA cycle start;
pin high level sampling is started at rise of ø.
[4], [7] When
pin high level has been sampled, acceptance is resumed after completion of single cycle.
(As in [1],
pin low level is sampled at rise of ø, and request is held.)
Request
clearance period
Request
clearance period
Minimum 3 cycles
Request
Minimum 3 cycles
Request
Figure 8.26 Example of Single Address Mode Transfer Activated by
('5(4
('5(4
('5(4
('5(4
Pin Falling
Edge
('5(4
pin sampling is performed in each cycle starting at the next rise of ø after the end of the
EDMDR write cycle for setting the transfer-enabled state.
When a low level is sampled at the
('5(4
pin while acceptance via the
('5(4
pin is possible,
the request is held within the EXDMAC. Then when activation is initiated within the EXDMAC,
the request is cleared, and
('5(4
pin high level sampling for edge sensing is started. If
('5(4
pin high level sampling is completed by the end of the DMA single cycle, acceptance resumes
after the end of the single cycle, and
('5(4
pin low level sampling is performed again; this
sequence of operations is repeated until the end of the transfer.
('5(4
('5(4
('5(4
('5(4
Pin Low Level Activation Timing: Figure 8.27 shows an example of single address
mode transfer activated by the
('5(4
pin low level.
Содержание H8S/2376 F-ZTAT
Страница 24: ...Rev 1 0 09 01 page xxiv of xliv ...
Страница 38: ...Rev 1 0 09 01 page xxxviii of xliv ...
Страница 44: ...Rev 1 0 09 01 page xliv of xliv ...
Страница 60: ...Rev 1 0 09 01 page 16 of 904 ...
Страница 96: ...Rev 1 0 09 01 page 52 of 904 ...
Страница 116: ...Rev 1 0 09 01 page 72 of 904 ...
Страница 148: ...Rev 1 0 09 01 page 104 of 904 ...
Страница 284: ...Rev 1 0 09 01 page 240 of 904 ...
Страница 422: ...Rev 1 0 09 01 page 378 of 904 ...
Страница 634: ...Rev 1 0 09 01 page 590 of 904 ...
Страница 656: ...Rev 1 0 09 01 page 612 of 904 ...
Страница 668: ...Rev 1 0 09 01 page 624 of 904 ...
Страница 780: ...Rev 1 0 09 01 page 736 of 904 ...
Страница 796: ...Rev 1 0 09 01 page 752 of 904 ...
Страница 806: ...Rev 1 0 09 01 page 762 of 903 ...
Страница 808: ...Rev 1 0 09 01 page 764 of 904 ...
Страница 921: ...Rev 1 0 09 01 page 877 of 904 ø tBRQOD tBRQOD Figure 24 24 External Bus Request Output Timing ...
Страница 938: ...Rev 1 0 09 01 page 894 of 904 ...