Rev. 1.0, 09/01, page xxv of xliv
Figures of Contents
Section 2 Overview
Figure 1.1 Internal Block Diagram .................................................................................................2
Figure 1.2 Pin Arrangement............................................................................................................3
Section 2 CPU
Figure 2.1 Exception Vector Table (Normal Mode) .....................................................................21
Figure 2.2 Stack Structure in Normal Mode .................................................................................21
Figure 2.3 Exception Vector Table (Advanced Mode) .................................................................22
Figure 2.4 Stack Structure in Advanced Mode .............................................................................23
Figure 2.5 Memory Map ...............................................................................................................24
Figure 2.6 CPU Internal Registers ................................................................................................25
Figure 2.7 Usage of General Registers..........................................................................................26
Figure 2.8 Stack ............................................................................................................................27
Figure 2.9 General Register Data Formats (1) ..............................................................................30
Figure 2.9 General Register Data Formats (2) ..............................................................................31
Figure 2.10 Memory Data Formats ...............................................................................................32
Figure 2.11 Instruction Formats (Examples).................................................................................44
Figure 2.12 Branch Address Specification in Memory Indirect Addressing Mode ......................47
Figure 2.13 State Transitions ........................................................................................................51
Section 3 MCU Operating Modes
Figure 3.1 H8S/2377 Memory Map (1) ........................................................................................59
Figure 3.2 H8S/2377 Memory Map (2) ........................................................................................60
Figure 3.3 H8S/2376 Memory Map (1) ........................................................................................61
Figure 3.4 H8S/2376 Memory Map (2) ........................................................................................62
Section 4 Exception Handling
Figure 4.1 Reset Sequence (Advanced Mode with On-chip ROM Enabled) ................................66
Figure 4.2 Reset Sequence (Advanced Mode with On-chip ROM Disabled)...............................67
Figure 4.3 Stack Status after Exception Handling ........................................................................70
Figure 4.4 Operation when SP Value Is Odd ................................................................................71
Section 5 Interrupt Controller
Figure 5.1 Block Diagram of Interrupt Controller ........................................................................74
Figure 5.2 Block Diagram of Interrupts IRQ15 to IRQ0 ..............................................................89
Figure 5.3 Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control Mode 0 .....96
Figure 5.4 Flowchart of Procedure Up to Interrupt Acceptance in Interrupt Control Mode 2 .....98
Figure 5.5 Interrupt Exception Handling ......................................................................................99
Figure 5.6 Contention between Interrupt Generation and Disabling...........................................102
Section 6 Bus Controller (BSC)
Figure 6.1 Block Diagram of Bus Controller ..............................................................................106
Figure 6.2 Read Strobe Negation Timing (Example of 3-State Access Space) ..........................116
Figure 6.3
CS
and Address Assertion Period Extension
(Example of 3-State Access Space and RDNn = 0) ...................................................118
Содержание H8S/2376 F-ZTAT
Страница 24: ...Rev 1 0 09 01 page xxiv of xliv ...
Страница 38: ...Rev 1 0 09 01 page xxxviii of xliv ...
Страница 44: ...Rev 1 0 09 01 page xliv of xliv ...
Страница 60: ...Rev 1 0 09 01 page 16 of 904 ...
Страница 96: ...Rev 1 0 09 01 page 52 of 904 ...
Страница 116: ...Rev 1 0 09 01 page 72 of 904 ...
Страница 148: ...Rev 1 0 09 01 page 104 of 904 ...
Страница 284: ...Rev 1 0 09 01 page 240 of 904 ...
Страница 422: ...Rev 1 0 09 01 page 378 of 904 ...
Страница 634: ...Rev 1 0 09 01 page 590 of 904 ...
Страница 656: ...Rev 1 0 09 01 page 612 of 904 ...
Страница 668: ...Rev 1 0 09 01 page 624 of 904 ...
Страница 780: ...Rev 1 0 09 01 page 736 of 904 ...
Страница 796: ...Rev 1 0 09 01 page 752 of 904 ...
Страница 806: ...Rev 1 0 09 01 page 762 of 903 ...
Страница 808: ...Rev 1 0 09 01 page 764 of 904 ...
Страница 921: ...Rev 1 0 09 01 page 877 of 904 ø tBRQOD tBRQOD Figure 24 24 External Bus Request Output Timing ...
Страница 938: ...Rev 1 0 09 01 page 894 of 904 ...