Rev. 1.0, 09/01, page xx of xliv
15.10.2 Break Detection and Processing...........................................................................701
15.10.3 Mark State and Break Sending.............................................................................701
15.10.4 Receive Error Flags and Transmit Operations
(Clocked Synchronous Mode Only).....................................................................701
15.10.5 Relation between Writes to TDR and the TDRE Flag .........................................701
15.10.6 Restrictions on Use of DMAC or DTC ................................................................ 702
15.10.7 Operation in Case of Mode Transition .................................................................702
Section 16 I
2
C Bus Interface2 (IIC2) (Option) .................................................... 707
16.1
Features ............................................................................................................................. 707
16.2
Input/Output Pins ..............................................................................................................709
16.3
Register Description..........................................................................................................709
16.3.1 I
2
C Bus Control Register A (ICCRA) ..................................................................710
16.3.2 I
2
C Bus Control Register B (ICCRB)...................................................................712
16.3.3 I
2
C Bus Mode Register (ICMR) ...........................................................................713
16.3.4 I
2
C Bus Interrupt Enable Register (ICIER) .......................................................... 715
16.3.5 I
2
C Bus Status Register (ICSR) ............................................................................717
16.3.6 Slave address register (SAR) ...............................................................................719
16.3.7 I
2
C Bus Transmit Data Register (ICDRT)............................................................ 719
16.3.8 I
2
C Bus Receive Data Register (ICDRR) ............................................................. 719
16.3.9 I I
2
C Bus Shift Register (ICDRS).........................................................................719
16.4
Operation........................................................................................................................... 720
16.4.1 I
2
C Bus Format.....................................................................................................720
16.4.2 Master Transmit Operation ..................................................................................721
16.4.3 Master Receive Operation....................................................................................723
16.4.4 Slave Transmit Operation ....................................................................................725
16.4.5 Slave Receive Operation ......................................................................................727
16.4.6 Noise Canceler .....................................................................................................729
16.4.7 Example of Use....................................................................................................729
16.5
Interrupt Request...............................................................................................................734
16.6
Bit Synchronous Circuit ....................................................................................................735
Section 17 A/D Converter ................................................................................. 737
17.1
Features ............................................................................................................................. 737
17.2
Input/Output Pins ..............................................................................................................738
17.3
Register Description..........................................................................................................739
17.3.1 A/D Data Registers A to H (ADDRA to ADDRH)..............................................740
17.3.2 A/D Control/Status Register (ADCSR)................................................................ 741
17.3.3 A/D Control Register (ADCR).............................................................................743
17.4
Operation........................................................................................................................... 744
17.4.1 Single Mode .........................................................................................................744
17.4.2 Scan Mode ...........................................................................................................744
17.4.3 Input Sampling and A/D Conversion Time.......................................................... 745
Содержание H8S/2376 F-ZTAT
Страница 24: ...Rev 1 0 09 01 page xxiv of xliv ...
Страница 38: ...Rev 1 0 09 01 page xxxviii of xliv ...
Страница 44: ...Rev 1 0 09 01 page xliv of xliv ...
Страница 60: ...Rev 1 0 09 01 page 16 of 904 ...
Страница 96: ...Rev 1 0 09 01 page 52 of 904 ...
Страница 116: ...Rev 1 0 09 01 page 72 of 904 ...
Страница 148: ...Rev 1 0 09 01 page 104 of 904 ...
Страница 284: ...Rev 1 0 09 01 page 240 of 904 ...
Страница 422: ...Rev 1 0 09 01 page 378 of 904 ...
Страница 634: ...Rev 1 0 09 01 page 590 of 904 ...
Страница 656: ...Rev 1 0 09 01 page 612 of 904 ...
Страница 668: ...Rev 1 0 09 01 page 624 of 904 ...
Страница 780: ...Rev 1 0 09 01 page 736 of 904 ...
Страница 796: ...Rev 1 0 09 01 page 752 of 904 ...
Страница 806: ...Rev 1 0 09 01 page 762 of 903 ...
Страница 808: ...Rev 1 0 09 01 page 764 of 904 ...
Страница 921: ...Rev 1 0 09 01 page 877 of 904 ø tBRQOD tBRQOD Figure 24 24 External Bus Request Output Timing ...
Страница 938: ...Rev 1 0 09 01 page 894 of 904 ...