
Rev. 1.0, 09/01, page xxi of xliv
17.4.4 External Trigger Input Timing .............................................................................746
17.5
Interrupts ...........................................................................................................................747
17.6
A/D Conversion Precision Definitions..............................................................................747
17.7
Usage Notes ......................................................................................................................749
17.7.1 Module Stop Mode Setting ..................................................................................749
17.7.2 Permissible Signal Source Impedance .................................................................749
17.7.3 Influences on Absolute Precision .........................................................................749
17.7.4 Setting Range of Analog Power Supply and Other Pins ......................................750
17.7.5 Notes on Board Design ........................................................................................750
17.7.6 Notes on Noise Countermeasures ........................................................................750
Section 18 D/A Converter................................................................................. 753
18.1
Features .............................................................................................................................753
18.2
Input/Output Pins ..............................................................................................................754
18.3
Register Description..........................................................................................................754
18.3.1 D/A Data Registers 0 to 5(DADR0 to DADR5....................................................754
183.2
D/A Control Registers 01, 23, and 45 (DACR01, DACR23, DACR45)..............755
18.4
Operation...........................................................................................................................760
18.5
Usage Notes ......................................................................................................................761
18.5.1 Setting for Module Stop Mode.............................................................................761
18.5.2 D/A Output Hold Function in Software Standby Mode .......................................761
Section 19 RAM ................................................................................................ 763
Section 20 Flash Memory (F-ZTAT Version) .................................................. 765
20.1
Features .............................................................................................................................765
20.2
Mode Transitions ..............................................................................................................766
20.3
Block Configuration..........................................................................................................770
20.4
Input/Output Pins ..............................................................................................................772
20.5
Register Descriptions ........................................................................................................772
20.5.1 Flash Memory Control Register 1 (FLMCR1).....................................................772
20.5.2 Flash Memory Control Register 2 (FLMCR2).....................................................773
20.5.3 Erase Block Register 1 (EBR1)............................................................................774
20.5.4 Erase Block Register 2 (EBR2)............................................................................774
20.5.5 RAM Emulation Register (RAMER) ...................................................................776
20.6
On-Board Programming Modes ........................................................................................778
20.6.1 Boot Mode ...........................................................................................................778
20.6.2 User Program Mode .............................................................................................781
20.7
Flash Memory Emulation in RAM....................................................................................782
20.8
Flash Memory Programming/Erasing ...............................................................................784
20.8.1 Program/Program-Verify .....................................................................................784
20.8.2 Erase/Erase-Verify ...............................................................................................786
20.8.3 Interrupt Handling when Programming/Erasing Flash Memory ..........................786
Содержание H8S/2376 F-ZTAT
Страница 24: ...Rev 1 0 09 01 page xxiv of xliv ...
Страница 38: ...Rev 1 0 09 01 page xxxviii of xliv ...
Страница 44: ...Rev 1 0 09 01 page xliv of xliv ...
Страница 60: ...Rev 1 0 09 01 page 16 of 904 ...
Страница 96: ...Rev 1 0 09 01 page 52 of 904 ...
Страница 116: ...Rev 1 0 09 01 page 72 of 904 ...
Страница 148: ...Rev 1 0 09 01 page 104 of 904 ...
Страница 284: ...Rev 1 0 09 01 page 240 of 904 ...
Страница 422: ...Rev 1 0 09 01 page 378 of 904 ...
Страница 634: ...Rev 1 0 09 01 page 590 of 904 ...
Страница 656: ...Rev 1 0 09 01 page 612 of 904 ...
Страница 668: ...Rev 1 0 09 01 page 624 of 904 ...
Страница 780: ...Rev 1 0 09 01 page 736 of 904 ...
Страница 796: ...Rev 1 0 09 01 page 752 of 904 ...
Страница 806: ...Rev 1 0 09 01 page 762 of 903 ...
Страница 808: ...Rev 1 0 09 01 page 764 of 904 ...
Страница 921: ...Rev 1 0 09 01 page 877 of 904 ø tBRQOD tBRQOD Figure 24 24 External Bus Request Output Timing ...
Страница 938: ...Rev 1 0 09 01 page 894 of 904 ...